
KyungHyun Han¹, Wai-Kong Lee², Angshuman Karmakar³, Jose Maria Bermudo Mera³ and Seong Oun Hwang²

¹ Department of Electronics and Computer Engineering, Hongik University, Sejong, South Korea, coll2kr@mail.hongik.ac.kr
² Department of Computer Engineering, Gachon University, Seongnam, South Korea, {waikonglee,sohwang}@gachon.ac.kr

Abstract. Privacy preservation is a sensitive issue in our modern society. It is becoming increasingly important in many applications in this ever-growing and highly connected digital era. Functional encryption is a computation on encrypted data paradigm that allows users to retrieve the evaluation of a function on encrypted data without revealing the data, thus effectively protecting users’ privacy. However, existing functional encryption implementations are still very time-consuming for practical deployment, especially when applied to machine learning applications that involve huge amount of data. In this paper, we present a high performance implementation of inner-product functional encryption (IPFE) based on ring-learning with errors on graphics processing units. We propose novel techniques to parallelize the Gaussian sampling, which is one of the most time-consuming operations in the IPFE scheme. We further execute a systematic investigation to select the best strategy for implementing number theoretic transform and inverse number theoretic transform for different security levels. Compared to the existing AVX2 implementation of IPFE, our implementation on a RTX 2060 GPU device can achieve 34.24×, 40.02×, 156.30× and 18.76× speed-up for Setup, Encrypt, KeyGen and Decrypt respectively. Finally, we propose a fast privacy-preserving Support Vector Machine (SVM) application to classify data securely using our GPU-accelerated IPFE scheme. Experimental results show that our implementation can classify 100 inputs with 591 support vectors in 688 ms (less than a second), which is 33.12× faster than the AVX2 version that takes 23 seconds.

Keywords: Inner-product functional encryption · Ring-learning with errors · Graphics processing units · Support vector machines · privacy-preserving

1 Introduction

Rapid research and development in the fields of the internet of things (IoT) and web technologies have helped them to penetrate almost every facets of our society. This has made our current society producer and consumer of massive amounts of data which is unprecedented in history. This massive flow of data has ushered us into a data driven society where there is a palpable link between the data and real-world activities. Advances in data analysis and computing power have enabled us to observe, reason, and act on the data in a far better way for the overall betterment of the society. Some examples are the
protection and efficient usage of our natural resources, better allocation of public funds for greater reach and minimizing loss, advancing drug discovery and medical research, etc. However, like any other breakthrough in science and technology, the advances in data analysis technologies can be also used in many insidious applications. Unfortunately, it is not very uncommon to see these technologies being used for aggressive guerilla marketing, interference in general elections, beguiling vulnerable sections of the society, etc. Therefore, it is a general consensus among public lawmakers, philanthropists, and many industry leaders that ethical and responsible use of data is an absolute necessity and measures should be put into place to enforce this. Many governing bodies have introduced laws for this purpose such as the European Union’s General Data Protection Regulation, South Korea’s Personal Information Protection Act, etc. However, these laws are often limited by their respective jurisdiction and do not provide an universal solution. Also they often falls short to meet their objectives against rogue and powerful entities. Computation on Encrypted Data (COED) is an umbrella term that comprises of three technologies, homomorphic encryption (HE) [Gen09], multi-party computation (MPC) [CCD88, BGW88], and functional encryption (FE) [BSW11, O’N10]. These techniques allow a user compute on encrypted data. Thus these technologies offer a universal and provable solution for maintaining privacy and integrity of their data while allowing essential and intended operations to run on them. Among these three technologies, FE is the newest and relatively less studied. Unlike the other two COED techniques which can theoretically compute arbitrary functions, FE schemes are designed for some specific functions. This makes it less generic than MPC or HE techniques but due to the application specific design, FE schemes are more efficient. Briefly, in an FE scheme, a user can encrypt the data using a public key and decryption returns the function calculated on the input plaintext. This allows the user to share their data in encrypted form and allow the third party (e.g., cloud server) to retrieve a function of it without revealing the original data.

Inner-product functional encryption (IPFE) [ABCP15] is one of the FE constructions that support the computation of inner-product between two vectors. Similar to the MPC and HE techniques, FE or IPFE techniques are also computationally demanding and improving the efficiency of IPFE schemes is still an open problem to be solved. A recent work [MKMS22] has tried to address this issue by designing an IPFE scheme based on Ring-Learning with Errors (RLWE) [LPR10]. The main advantage here is the relatively shorter keys and possibility of using faster number theoretic transform (NTT) [Pol71] based polynomial multiplications. This is more efficient compared to the LWE [Reg04] based constructions [ABCP15, AL15] with larger keys and slower matrix vector multiplications. This work is also first to provide concrete instantiations of their scheme with different levels of security. In their implementation, for the medium security level, the IPFE decrypt function takes 17ms, which seems to be reasonably fast. However, as an example a machine learning classification task can easily take up to hundreds of decryptions which is not very efficient for practical deployment. We deliberate on this further in Sec. 4.1.

Our fundamental motivation behind this work was to investigate efficient alternatives to mainstream privacy-preserving COED techniques such as FE and HE. We found that the RLWE-IPFE [MKMS22] scheme suits for the greatest part of our purpose. In this paper, we present cuFE, the first parallel implementation of the above mentioned RLWE-IPFE scheme on a graphics processing unit (GPU). We exploit the different levels of parallelism in the RLWE-IPFE scheme for efficient implementation on massively parallel platforms like GPU. We show that the performance of FE can be accelerated significantly to bring it within the realm of practicality. This highly optimized implementation can be used to offload IPFE decryption to a cloud server, enabling high performance and privacy preserving machine learning applications. Since GPUs are widely adopted in many cloud computing services (e.g., Amazon Web Services (AWS) [AWS] and IBM cloud [IBM]), our proposed solution can be widely adopted by many applications. Further, cuFE also allows
the GPU-accelerated IPFE encryption to be performed on the user side, which is useful to
the machine learning applications that frequently update their data.

The contributions of this paper are summarized briefly below:

1. We analyze the performance bottlenecks and identify the opportunities in parallelizing
various computational components. We explore different parallelization techniques
(coarse-grain and fine-grain) to speed up the RLWE-IPFE scheme [MKMS22]. We
are the first to show how these computational components can be efficiently mapped
to different independent computing units in a parallel computing platform, which in
our case is a GPU.

2. We describe techniques to effectively parallelize the Gaussian sampling process in
a massively parallel architecture like GPU. This is also the first Gaussian sampler
implemented on a GPU that achieves a very high sampling throughput. On a
RTX2060 GPU, our GPU-accelerated Gaussian sampler can generate $131.26 \times 10^6$
samples per second, which is 4.29× faster than the AVX2 implementation. This high
performance Gaussian sampler is used to speed-up one of the most time-consuming
operations in the RLWE-IPFE [MKMS22] scheme. To the best of our knowledge,
this is first such parallel implementation constant-time discrete Gaussian sampling.
This can be of independent interest for other lattice-based cryptographic schemes
that requires a discrete Gaussian sampler such as lattice-based signatures [DDLL13,
FHK+20].

3. Number theoretic transform (NTT) is another computation intensive operation in
the RLWE-IPFE [MKMS22]. Recently, Lee et al. [LH21] demonstrated an efficient
technique to compute parallel NTT by combining the first two levels. However, their
technique employed a static indexing pattern, which cannot be extended to cover
more NTT levels. In this paper, we propose a novel dynamic indexing pattern to
allow the level combination to be done on more levels. On a RTX2060 GPU, our
GPU-accelerated NTT with length $n = 4096$ can calculate 73590 NTTs per second,
which is 1.39× faster than the technique proposed by Lee et al. [LH21]

4. We propose a privacy-preserving SVM classification technique using RLWE-IPFE
scheme as a suitable use case to validate the performance of the proposed cuFE.
We further discuss different approaches to perform the SVM classification protected
by the RLWE-IPFE scheme to extract maximum efficiency. The advanced vector
extensions (AVX2) optimized version of the RLWE-IPFE [MKMS22] takes 23s to
classify 100 data with 591 support vectors on a CPU. With cuFE, we only need
0.7s to complete the same classification task, which shows a 33× speed-up. Our
proposed GPU-accelerated solution opens up the possibilities to employ RLWE-
IPFE [MKMS22] on other more complicated machine learning techniques, which
is arguably too slow to be practical when executed on a CPU. For instance, the
convolution operations on convolutional neural network (CNN) can be performed
through a series of inner-product. This allows cuFE to be used in protecting the
privacy of CNN computation with practical performance.

Our implementation is available in the public domain: https://anonymous.4open.science/
r/cuFE-A8BB

# 2 Background

## 2.1 General Purpose GPU

GPU is a very well known parallel platform to speed up computations. It was initially
developed for graphics applications, but later on expanded to other applications, known
as general purpose GPU (GPGPU). This is possible due to the availability of software development kit (SDK), such as CUDA [NV122] and OpenCL [ope]. GPUs are very popular platform in fields like artificial intelligence and machine learning to speed up their respective protocols. Usage of GPUs in cryptography is not new or uncommon (albeit less popular). Some examples are cryptanalysis [BG12, LS19, DSvW21], speeding up cryptographic algorithms [JKA+21, ABVMA18, LH21, Tez21], crypto-currency mining, etc. We have provided a brief overview of the GPU architecture and programming model below.

3 Overview of GPU Architecture

![Figure 1: Overview of the SM architecture in a GPU](image)

GPU is a massively parallel architecture, consists of hundreds to thousands of cores. Unlike the CPU core, GPU cores do not have complicated hardware to handle branch operations. However, a GPU consists of many independent cores; they are grouped into a larger unit called Streaming Multiprocessor (SM), which is illustrated in Figure 1. For instance, the RTX2060 is a GPU with Turing architecture that comes with 34 SMs, each SM consists of 64 cores. This massively parallel architecture allows GPU to be used for accelerating many computationally expensive algorithms. CUDA is the SDK released by NVIDIA to ease the programming of GPU for general purpose computing. Under the CUDA programming model, multiple threads are organized as a block, and multiple blocks form a grid. Referring to Figure 1, each thread and block can be indexed individually using the built-in variables (threadIdx and blockIdx). To allow efficient instruction scheduling, 32 threads are grouped into one warps, in which all threads within the warp execute the same instructions.

Besides the parallel processor architecture, GPUs also has a deep memory structure which is different from the CPU. The fastest memory in the GPU is the register, followed by shared memory and global memory (DRAM). Registers are very fast but small in size (e.g., 64K words per SM for the RTX2060). Shared memory is a user-managed cache with configurable sizes, ranging from 48K–128K words. On the other hand, global memory is large (several gigabytes) but very slow compared to registers and shared memory. When we use the GPU, data is usually transferred to the global memory first. GPU processes these data by moving them to the registers or shared memory whenever necessary. Many GPU implementation techniques center around the intelligent use of memory to achieve high throughput.

4 GPU Programming Model

There are two common strategies to map the computation of an algorithm to the GPU, based on different types of parallelism. Fine-grain parallelism refers to the inner parallelism
that can be found in an algorithm. For instance, matrix-vector multiplication exhibits rich inner parallelism, which can be easily parallelized by multiple threads in a GPU. On the other hand, coarse-grain parallelism, also known as data-level parallelism, refers to the case where each parallel thread computes one instance of the target algorithm on different input data, in a serial manner. For example, one can instantiate multiple threads on a GPU, wherein each thread computes one AES encryption in serial. Fine-grain parallelism relies on the amount of parallelizable computations within an algorithm in order to achieve a short latency. However, some algorithms may not have sufficient parallelizable computations to fully exploit the GPU resources. Coarse-grain parallelism can be very useful in throughput oriented applications, but it may create a very long latency if the target algorithm is very complicated. Hence, a combination of fine-grain and coarse-grain parallelism could be useful for certain applications to achieve a balanced latency and throughput performance. A notable example can be found in [LH21], where the authors proposed to compute one Kyber [BDK+18] key-encapsulation mechanism (KEM) per GPU block (fine-grain), and utilize many parallel blocks (coarse-grain) to execute many different instantiations.

After deciding the strategy to map the computational tasks to a GPU, we need to make sure that our implementation always allow all the threads from the same warp to execute the same instruction. Note that the GPU schedules instructions in a lock-step of 32 threads (one warp), so that all threads within the same warp can execute the same instruction together. Failure to abide to this rule may cause the warp to re-schedule different instructions within the same warp, which has a significant penalty. This warp divergence issue is illustrated in Figure 2. The first \textit{if/else} statement divides one warp into two parts, wherein 16 threads execute instruction 1, and the other 16 threads execute instruction 2. This causes each warp to issue two different instructions and complete them in two cycles. Note that when the first 16 threads are executing instruction 1, another half of the warp is actually idle. Since there are two diverged paths in this example, we name it as 2-way warp divergence. An inefficient implementation may have more than 2-way warp divergence, which can be a serious performance bottleneck. On the other hand, a divergence free implementation (the second \textit{if/else} loop on the right) allows the entire warp to compute the same instruction in one clock cycle. This allows the GPU to schedule all instructions in a highly efficient manner.

4.1 Overview of RLWE-IPFE

\textit{Functional encryption} is a generalization of traditional public-key encryption, which goes beyond the traditional all-or-nothing access to the data of public-key encryption. More formally for a particular functionality \( f \), an authorized user holding a secret-key \( sk_f \), and an encrypted message \( m \), an FE scheme allows the authorized user to calculate \( f(m) \) by applying the decryption operation of the FE using the key \( sk_f \). An FE scheme has 4 operations namely \texttt{Setup}, \texttt{KeyGen}, \texttt{Encrypt}, and \texttt{Decrypt}. A \texttt{Setup} returns a public-key
(pk) and a master secret-key msk for a given security level. The KeyGen function accepts the msk and a function f and returns a secret-key sk_f associated with the function f. The Encrypt function accepts the public-key pk and a message m and returns the ciphertext ct_m. Finally, the Decrypt function accepts sk_f and ct_m and returns f(m). In practice, a generic FE scheme is highly inefficient. Moreover, they are either secure against a bounded number of collusions [GVW12, GKP+13] or dependent on strong primitives [GGH+13]. Therefore an alternate research direction has emerged to design FE schemes with specific classes of functionalities which are efficient in practice. Among these functionalities inner-product is one of the most popular subclasses of FE.

In IPFE, the message is a vector \( x \in \mathbb{M}^l \), the secret-key \( sk_y \) of an user is associated with another \( l \)-dimensional vector \( y \). In IPFE scheme an user holding \( sk_y \) can compute \( \langle x, y \rangle = \sum_{i=1}^{l} x_i \cdot y_i \) i.e. the inner-product without revealing \( x \). IPFE has been instantiated using different hard problems such as decisional Diffie-Hellman [ABCP15], decisional Composite Reminder [ALS16], and Learning With Errors (LWE) [ABCP15, ALS16]. Except for the LWE based instantiations, the other IPFE constructions are vulnerable to quantum attacks. For LWE-based IPFE schemes, the schemes are computationally demanding with very large keys. Hence it was an open problem to design a quantum-secure and efficient IPFE scheme. The RLWE-IPFE scheme proposed by Mera et al. [MKMS22] is first such scheme which provides a solution to this problem. The authors have used hard lattices problems on ideal lattices (RLWE) instead of standard lattices (LWE) as the underlying hard problem. This has helped them to design a scheme with smaller key-sizes and faster execution due to the use of NTT-based multiplication. To prove their claim, the authors also provided concrete parameters for their scheme for different levels of security and faster execution due to the use of NTT-based multiplication. To prove their claim, the authors also provided concrete parameters for their scheme for different levels of security.

### 4.1.1 Construction

We define the polynomial ring \( R = \mathbb{Z}[x]/x^n + 1 \) and the quotient ring \( R_q = R/qR = \mathbb{Z}_q[x]/x^n + 1 \). Here, \( 1_R \) is the identity element of this ring where the constant term is set to 1 and all other coefficients are set to 0. The RLWE-IPFE scheme allows encrypting non-negative vectors. Further, the \( l \)-dimensional message \( x \) and the vector \( y \) are bounded by \( B_x \) and \( B_y \) such that \( ||x||_\infty \leq B_x \) and \( ||y||_\infty \leq B_y \). \( K \) is a constant set to be greater than the maximum value of the inner-product i.e. \( K > 1B_xB_y \). \( D_y \) is a discrete Gaussian distribution with standard deviation \( \sigma \) and mean 0. When a variable \( v \) is sampled randomly from a particular distribution \( \chi \) we write \( a \leftarrow \chi \). This notation is extended to polynomial or vectors to denote that each vector elements or coefficients have been sampled independently from a particular distribution. Also, \( [l] \) stands for the set \( \{1, \ldots, l\} \).

#### Setup

1. Sample \( a \in R_q \) uniformly at random
2. Sample \( (s_i, e_i) \leftarrow D_{\sigma_1} \) for \( i \in \{1, 2, \ldots, l\} \)
3. Compute \( pk_i = a \cdot s_i + e_i \in R_q \) for \( i \in \{1, 2, \ldots, l\} \)
4. Set, \( msk = \{s_i \mid i \in [l]\} \) and \( mpk = \{a, \{pk_i \mid i \in [l]\}\} \)

#### Encrypt

Given a message \( x = (x_1, x_2, \ldots, x_l) \in \mathbb{Z}^l \) and \( ||x||_\infty \leq B_x \), the Encrypt is as follows,

- Sample \( (r, f_0) \leftarrow D_{\sigma_2} \) in \( R_q \)
- Sample \( (f_i) \leftarrow D_{\sigma_3} \) in \( R_q \) independently for all \( i \in \{1, 2, \ldots, l\} \)
We can write the decryption value works that utilized FE for Quadratic Functions (FE-QF) and IPFE respectively, to protect without thrusting other clients \[CSG\]

To recover the inner-product, we need that \(|d|\) is very close to \(|{q/K}\langle x, y\rangle_1|\) with some noise. For properly chosen parameters these noise can be eliminated and we can extract \(\langle x, y\rangle\). This is discussed below.

**Correctness**
We can write the decryption value as

\[
d = \left(\sum_{i=1}^{l} y_i c_{t_i}\right) - c_{t_0} \cdot sk_y = \sum_{i=1}^{l} (y_i e_i r + y_i f_i - y_i s_i f_0) + [{q/K}\langle x, y\rangle_1 R]
\]

To recover the inner-product, we need \(|\text{noise}|_\infty < |{q/2K}|\). We fix a security parameter \(\kappa\). With non-negligible probability we have, \(|e_i|_\infty, |s_i|_\infty \leq \sqrt{\kappa}\sigma_1\), also \(|r|_\infty, |f_0|_\infty \leq \sqrt{\kappa}\sigma_2\) and \(|f_i|_\infty \leq \sqrt{\kappa}\sigma_3\). Therefore, we can bound the noise as,

\[
\left|\sum_{i=1}^{l} (y_i e_i r + y_i f_i - y_i s_i f_0)\right|_\infty \leq \ell(2n\kappa\sigma_1 \sigma_2 + \sqrt{\kappa}\sigma_3) B_y
\]

Hence, for correctness, we need to choose the parameters of the RLWE-IPFE scheme such that \(\ell(2n\kappa\sigma_1 \sigma_2 + \sqrt{\kappa}\sigma_3) B_y < |{q/2K}|\). FE or specifically IPFE can have different variants such as multi-client FE which is a stronger form of FE where there is multiple sources of the data comes. And it is possible for each client to encrypt their data individually without thrusting other clients [CSG+18]. Another example is decentralized multi-client FE [ABKW19, CSG+18] which eliminates the need for a trusted authority who maintains all the secret keys in the system in and generates the decryption keys.

We want to stress that, similar to the implementations of Mera et al. [MKMS22], we have considered the single input FE scheme here to demonstrate our GPU implementation. Nevertheless we strongly believe that our optimization techniques can be extended to other variants of RLWE-IPFE trivially as the basic computational elements remain the same for different variants of RLWE-IPFE. Henceforth, we use the term RLWE-IPFE for the IPFE scheme by Mera et al. [MKMS22] only.

**4.2 Related Work**
FE can provide privacy preservation on artificial intelligence (AI) applications. For example, Bahadori et al. [BJMS21] and Ligier et al. [LCFS17] presented two interesting works that utilized FE for Quadratic Functions (FE-QF) and IPFE respectively, to protect data classification on MNIST dataset. A similar work was also presented by Ryffel et

Table 1: Parameter sets of RLWE-IPFE [MKMS22].

<table>
<thead>
<tr>
<th>Security level</th>
<th>PQ Security</th>
<th>FE Parameters</th>
<th>Gaussian Parameters</th>
<th>Ring Parameters</th>
<th>CRT moduli</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low</td>
<td>76.3</td>
<td>( B_x = 2 )</td>
<td>( \sigma_1 : 33 )</td>
<td>( n : 2048 )</td>
<td>( q_1 : 2^{14} - 2^{12} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( B_y = 2 )</td>
<td>( \sigma_2 : 59473921 )</td>
<td>( [\log q] : 66 )</td>
<td>( q_2 : 2^{23} - 2^{17} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( l : 64 )</td>
<td>( \sigma_3 : 118947840 )</td>
<td></td>
<td>( q_3 : 2^{29} - 2^{18} + 1 )</td>
</tr>
<tr>
<td>Medium</td>
<td>119.2</td>
<td>( B_x = 4 )</td>
<td>( \sigma_1 : 225.14 )</td>
<td>( n : 4096 )</td>
<td>( q_1 : 2^{24} - 2^{14} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( B_y = 16 )</td>
<td>( \sigma_2 : 258376412.19 )</td>
<td>( [\log q] : 86 )</td>
<td>( q_2 : 2^{31} - 2^{17} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( l : 785 )</td>
<td>( \sigma_3 : 516752822.39 )</td>
<td></td>
<td>( q_3 : 2^{31} - 2^{24} + 1 )</td>
</tr>
<tr>
<td>High</td>
<td>246.2</td>
<td>( B_x = 32 )</td>
<td>( \sigma_1 : 2049 )</td>
<td>( n : 8192 )</td>
<td>( q_1 : 2^{17} - 2^{14} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( B_y = 32 )</td>
<td>( \sigma_2 : 5371330561 )</td>
<td>( [\log q] : 101 )</td>
<td>( q_2 : 2^{20} - 2^{14} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( l = 1024 )</td>
<td>( \sigma_3 : 10742661120 )</td>
<td></td>
<td>( q_3 : 2^{32} - 2^{20} + 1 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>( q_4 : 2^{32} - 2^{30} + 1 )</td>
</tr>
</tbody>
</table>

al. [RPB+19], where FE was used to build a secure deep learning framework. Another recent work from Mera et al. [MKMS22] also demonstrated the secure classification task using logistic regression on MNIST dataset. Besides protecting the classical AI algorithms, IPFE can also be used to safeguard more advanced AI algorithm like federated learning [YFX+21]. On the other hand, IPFE is also used to protect outsourced computations on encrypted database against the untrusted cloud server [YSQW20]. Although IPFE is getting popular, the performance presented in previous work is still not very impressive, due to the its inherent heavy computations.

Number theoretic transform (NTT) is the most time-consuming operation in RLWE-IPFE [MKMS22]. Accelerating the computation of NTT remains an active research area that attracted a lot of attention over the past decade. Föppelmann et al. [POG15] proposed to combine the Cooley-Tukey (forward) [CT65] and the Gentleman-Sande (inverse) NTT to remove the bit-reverse step. Mera et al. applied this strategy [POG15] into their RLWE-IPFE [MKMS22] to achieve a better performance. The interest to utilize specialized hardware to accelerate NTT is growing in recent years. For instance, Fritzmann et al. [FS19] designed a hardware architecture with low-power consumption, which was experimentally verified on an ASIC platform. Zhang et al. [ZYC+20] also presented an optimized NTT implementation on an FPGA to support the Newhope key-encapsulation mechanism (KEM). However, these techniques are specific to the specialized hardware platforms (ASIC and FPGA), which are not commonly found in the cloud server environment.

GPUs are becoming the de facto accelerator in many cloud services like AWS [AWS] and IBM [IBM]. Some previous research works were performed to investigate the efficient ways to implement NTT on a GPU. Recently, Lee et al. [LH21] presented the NTT implementation on GPUs for Kyber KEM [BDK+18]. They proposed to combine the first two levels of NTT so that more computations can be performed on the registers, effectively reducing the accesses to shared memory. However, each block in a GPU can only host maximum 1024 threads, so the technique proposed by Lee et al. [LH21] is only suitable when the polynomial length \( n \leq 2048 \). Another recent work by Ozerk et al. [ÖEM+22] presented a technique to compute NTT with \( n \geq 2048 \) by computing multiple butterfly operations per thread. This technique does not require synchronization across different blocks, but it is not a fully parallel solution. Another interesting work by Jung et al. [JKA+21] shows an optimized implementation of NTT for fully homomorphic encryption (FHE). However, FHE employs NTT with very large polynomial length \( (n = 65536) \), which is much larger than the target RLWE-IPFE \( (2048 \leq n \leq 8192) \). Note that the available GPU optimization strategies are directly affected by the polynomial length. This implies that the techniques proposed by Jung et al. [JKA+21] may not be directly applicable to RLWE-IPFE.
Table 2: Computational breakdown of the RLWE-IPFE (medium security level) [MKMS22]

<table>
<thead>
<tr>
<th></th>
<th>Gaussian Sampling</th>
<th>Polynomial Multiplication</th>
<th>Scalar Multiplication</th>
<th>CRT</th>
<th>Others (^1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Setup</td>
<td>28%</td>
<td>77%</td>
<td>–</td>
<td>–</td>
<td>5%</td>
</tr>
<tr>
<td>Encrypt</td>
<td>23%</td>
<td>73%</td>
<td>–</td>
<td>–</td>
<td>4%</td>
</tr>
<tr>
<td>KeyGen</td>
<td>–</td>
<td>–</td>
<td>98%</td>
<td>1%</td>
<td>1%</td>
</tr>
<tr>
<td>Decrypt</td>
<td>–</td>
<td>6%</td>
<td>91%</td>
<td>2%</td>
<td>1%</td>
</tr>
</tbody>
</table>

\(^1\) Including random seeds, point-wise addition/subtraction and etc.

Algorithm 1: Pseudocode: Scalar multiplication in KeyGen and Decrypt.

\begin{verbatim}
Input: Vector \(x\) with length \(n\), Matrix \(y\) with size \(l \times N_{mod} \times n\)
Output: Vector \(z\) with length \(n\)
1 for \(i=0; i < l; i=i+1\) do
2 for \(j=0; j < N_{mod}; j=j+1\) do
3 for \(k=0; k < n; k=k+1\) do
4 \text{mac} = x[j][i] \times y[i][j][k];
5 \text{z}[j][k] = \text{mac} + \text{z}[j][k];
\end{verbatim}

5 Proposed method

In this section, we first identify the main computational bottlenecks and the parts of of RLWE-IPFE implementation which can be accelerated using parallelization. Then, we describe our strategies to parallelize the RLWE-IPFE technique on GPU platforms.

5.1 Bottlenecks and Scopes for Parallelization

Table 2 shows the breakdown of the major computations in the reference implementation of RLWE-IPFE [MKMS22], evaluated on an Intel i7-9700F processor. It can be seen that polynomial multiplication using NTT is the most time-consuming operation, taking up to 77% and 73% of the Setup and Encrypt time respectively. Gaussian sampling is the next time-consuming operation, which is only used in Setup and Encrypt. The remaining operations are relatively lightweight compared to Gaussian sampling and polynomial multiplication. Note that in the KeyGen and Decrypt process, majority of time is spent in computing scalar multiplication, which can be easily parallelized on a GPU. However, the Gaussian sampling and NTT requires significant effort to fully harnessing the massively parallel GPU architecture.

Algorithm 1 shows the scalar multiplication found in KeyGen and Decrypt functions. The inputs are a vector with length \(n\) and a matrix with size \(l \times N_{mod} \times n\). Scalar multiplication is performed between a point from the vector \(x\) and a vector extracted from matrix \(y\), and the results are added with the previous results from vector \(z\) (lines 3 - 5). Since there are \(N_{mod}\) CRT channels, scalar multiplication is performed \(N_{mod}\) times (line 2). This process is repeated for \(l\) times (line 1). Although the scalar multiplications is highly parallelizable, a naive implementation on a GPU may lead to sub-optimal performance. For instance, one can instantiate \(l\) blocks and \(m\) threads, where each thread is assigned to compute the \(j\) and \(k\) loops (lines 2 - 5). This approach is easy to implement, but suffers from potential data hazard that happens when each block is accessing the vector \(z\) in line 5. To avoid this problem, we need to synchronize all thread blocks after each MAC operation, which is very costly. In this paper we propose to parallelize the \(k\) loop (line 3) across GPU blocks. We instantiate 1024 threads (the maximum threads per GPU block) and \(n/1024\)
blocks to perform the MAC operations in lines 3 – 5. In this way, each thread is operating on a different element in the vector $z$ over the $i$ and $j$ loops. This avoids the data hazard issue and do not needs any block-wise synchronization, which is very efficient on the GPU.

Referring to Figure 3(a), the Setup and Encrypt in RLWE-IPFE involve the Gaussian sampling and polynomial multiplication, which are the most time-consuming computations. The Gaussian Sampler generates $N_{mod} \times n$ samples which are split into three Chinese Remainder Theorem (CRT) channels. The subsequent polynomial multiplication involves NTT, point-wise multiplication and inverse NTT. This process is repeated for $l$ times. A close observation reveals that the NTT and inverse NTT exhibit rich parallelism as they are operating in polynomials with length $n$. Referring to Figure 3(b), NTT and inverse NTT can be easily mapped to a GPU block with $m$ parallel threads, and repeats $n/m$ rounds to complete the computation. The polynomial multiplication is performed $l$ times on different random samples that are independent of each other. Hence, we can utilize $l$ GPU blocks to compute all the polynomial multiplication in parallel. To achieve this, we need to ensure that the Gaussian samples are ready before all polynomial multiplication begins. Hence, the Gaussian Sampler needs to generate $l \times n$ samples first, followed by the parallel polynomial multiplication. The Gaussian sampling process can be parallelized in a coarse-grain manner by utilizing $N_{blk}$ blocks and $N_{GT}$ threads, in which each thread computes a few Gaussian samples.

In the subsequent sub-sections, we present the detailed explanation on the proposed parallel Gaussian sampling and optimized NTT implementation techniques on the GPU.

### 5.2 High Performance Parallel Gaussian Sampling

#### 5.2.1 Parallel Discrete Gaussian Sampler

As described in Sec. 4.1, the RLWE-IPFE needs to generate lots of samples from 3 different discrete Gaussian distributions namely $\sigma_1$, $\sigma_2$, and $\sigma_3$ (Table. 1). This is quite different compared to other lattice-based schemes [DDLL13, FHK+20] where discrete Gaussian sampling is used in mainly two different ways. Firstly, in the RLWE-IPFE scheme the standard deviations of the discrete Gaussian distributions ($\sigma_2$, $\sigma_3$) are orders of magnitude larger compared to other lattice-based schemes such as Falcon (2 or $\sqrt{5}$) and BLISS ($<300$) digital signature schemes. Secondly, in our current scenario we need to generate samples from 3 different distributions whereas in other lattice-based schemes
there is only one distribution. We also have to keep in mind that, since the samples from the discrete Gaussian distributions are secret values, we have to execute the sampling operation in constant-time. Otherwise, it is potentially feasible to mount efficient side-channel attacks [GBHLY16, Pes16] using timing leakage. Although, there exists some techniques [LL12, HKR18, HPRR20, KRR18, ZSS19, KRV19] for constant-time discrete Gaussian sampling, the method FACCT [ZSS19] proposed by Zhao et al. is most suitable for our scenario. For this method to generate a sample from a discrete Gaussian distribution with standard deviation $\sigma_t$, first a sample $x \leftarrow D_{\sigma_0}$ from a smaller base distribution with fixed $\sigma_0 = \sqrt{1/(2\ln 2)}$ is generated. Next, another integer $y$ is sampled uniformly from the set $\{0, 1, \ldots, k-1\}$ where $k = \lceil \sigma_t/\sigma_0 \rceil$. Finally, a sample $z = y + kx$ is produced from $D_{\sigma_t}$ with probability $\rho = \exp \left( -\frac{y(y+2kx)}{2\sigma_t^2} \right)$. The last step of this method is performed using a Bernoulli sampler first proposed in the BLISS signature scheme [DDL13]. This method follows the distribution $D_{\sigma_0}$ [ZSS19]. Also, if the Bernoulli and the base sampling can be done in constant-time then the whole process runs in constant-time. FACCT [ZSS19] introduced a constant-time Bernoulli sampler (a non-constant-time version was proposed in BLISS) in their work. For the sampling from the base sampler, it is best suited to use the linear search cumulative distribution table (CDT) based sampler [BCNS15]. Since $\sigma_0$ is small, the CDT table is very small (12 entries), the linear search is very efficient and simpler to implement. In this case, the bit-sliced based sampling methods which has some pre- and post-processing costs do not offer any discernible advantage. As the most complex part of this method which is sampling from the base sampler $D_{\sigma_0}$ is fixed, we can generate samples from different distributions $D_{\sigma_1}$, $D_{\sigma_2}$, and $D_{\sigma_3}$ by varying the constant $k$ only. This results in a very simple and efficient solution for the constant-time discrete Gaussian sampling for the RLWE-IPFE scheme.

One way to implement this technique on a GPU is to exploit the fine-grain parallelism within each Gaussian sampling process. For instance, the AVX2 implementation of FACCT [ZSS19] can generate four random samples in parallel. The reference implementation provided by RLWE-IPFE scheme [MKMS22] follows this approach to speed up the Gaussian sampling process. However, this approach does not exhibit sufficient parallelism to fully exploit the massively parallel architecture in a GPU. Note that for the KeyGen and Encrypt processes, we need to generate $l \times n$ Gaussian samples. For instance, for a medium security level, $4096 \times 785 = 3,215,360$ Gaussian samples are required for each Encrypt. Note that a typical real world application may need to encrypt more than hundreds of data vectors, resulting in a huge amount of computations required, which makes Gaussian sampling one of the main bottlenecks for cuHE.

In this paper, we propose to parallelize FACCT in a coarse-grain manner, wherein each thread generates one Gaussian sample independently. This is to avoid the need for any synchronization among threads, which can be expensive in a GPU. Referring to Figure 4, $l$ GPU blocks are instantiated, where each block contains $N_{CT}$ threads. Each thread is responsible of encrypting $24 \times 16 = 384$ bytes of AES counter values in the first iteration ($z = 0$). For instance, thread $T_0$ encrypts the counter values $0–23$, $T_1$ encrypts the counter values $24–47$, and so on. Within each thread, the random samples generated from AES encryption are passed through Uniform, CDT and Bernoulli sampling to obtain one Gaussian sample. If the sample is rejected, a new sample is generated by increasing the counter value. Note that there are $N_{CT} \times N_{blk} \times k \times 24$ produced at one time, so this counter value is increased accordingly to avoid using the same counter with other threads. We also limit this trial by a parameter $N_{lt}$, so that there will not be too many repeated trials in a particular thread. This can avoid some threads spending too much time waiting for other threads that have many repeated trials. Within each thread, this process is repeated for $k$ iterations, where $k = n/N_{CT}$. This is to ensure that each GPU block can generate $n$ Gaussian samples. In total, $l \times n$ Gaussian samples are generated.
AES-256 encryption is the most time-consuming part in Gaussian sampling. A typical way to speed-up AES implementation on GPUs is to employ four pre-computed T-box [LCPG16] stored on the shared memory. A recent publication [Tez21] shows that using one T-box can eliminate all the shared memory bank conflicts and achieve significant speed-up compared to using four T-box. We follow the strategy described by [Tez21] in our AES-256 implementation using only one T-box. Note that since each thread is generating their own Gaussian samples independently, the sequence of these samples are stored differently compared to the serial version. It is not an issue since the sequence of Gaussian samples does not affect the security of the Gaussian sampler. However, due to this reason, the test vectors generated from the CPU serial version may not be same with cuFE. We do not store the random samples generated from AES-256 in shared memory, because it exceeds the maximum allowable shared memory size. Instead, we store the random samples in the local memory within each thread, which allows the computation to enjoy a better cache performance compared to global memory [NVI22]. The uniform, CDT and Bernoulli sampling operates on these random samples stored in the local memory. The CDT sampling table was stored in the constant memory as it is accessed globally by all threads. We have also tried to store this CDT table on the shared memory, but it does not provide any performance benefit. This is because the CDT sampling process is relatively lightweight compared to the other operations in Gaussian sampling. Moreover, loading this table onto the shared memory introduces some overhead, which potentially offsets its benefits. After all the Gaussian samples are generated, we move them from local memory to the global memory. Referring to Table 3, the proposed GPU-based Gaussian sampler is 4.29× faster than the AVX2 implementation.

### 5.2.2 Other optimizations

This subsection presents various techniques to optimize the parallel NTT implementation on GPUs for low and medium security RLWE-IPFE, where the polynomial lengths are

---

**Table 3: Comparing the throughput of Gaussian sampling on CPU and GPU**

<table>
<thead>
<tr>
<th></th>
<th>CPU(^1)</th>
<th>GPU</th>
<th>Speed-up</th>
</tr>
</thead>
<tbody>
<tr>
<td>Throughput ((×10^6 \text{ samples/s}))</td>
<td>30.59</td>
<td>131.26</td>
<td>4.29×</td>
</tr>
</tbody>
</table>

\(^1\) Intel i7-9700F processor
Algorithm 2: Pseudocode: Combining the first two levels in Kyber NTT [LH21]

Input: Polynomial $r$ with length $n = 256$, precomputed twiddle factors $twi_{tb}$
Output: Polynomial $r$ in the NTT domain

1. $sel = blockIdx.x \mod N_{\text{mod}}$; // Select CRT channel through the block ID
2. $level = 1; /* 64 threads are launched in parallel, where $tid$ refers to
   the ID of each thread. */$
3. $len = 128; twi = twi_{tb}[sel][level + \lfloor tid/len \rfloor]$;
4. $j1 = \lfloor tid/len \rfloor \times len + tid$;
5. $j2 = \lfloor tid/len \rfloor \times len + tid + 64$; // Modular multiplication
6. $t = \text{mod\_mul}(twi, r[j1 + len])$;
7. $g1 = r[j1] - t; g2 = r[j1] + t; // r[j1 + len]; r[j1]$;
8. $t = \text{mod\_mul}(twi, r[j2 + len])$;
9. $g3 = r[j2] - t; g4 = r[j2] + t; // r[j2 + len]; r[j2]$;
10. $level = level \times 2;$
11. $len = 64; twi = twi_{tb}[sel][level + \lfloor tid/len \rfloor]$;
12. $j1 = \lfloor tid/len \rfloor \times len + tid$;
13. $j2 = \lfloor tid/len \rfloor \times len + tid + 128$;
14. $t = \text{mod\_mul}(twi, g4)$;
15. $r[j1 + len] = g2 - t; r[j1] = g2 + t; // r[j1 + len]; r[j1]$;
16. $twi = twi_{tb}[sel][level + \lfloor (tid + 64)/len \rfloor]$;
17. $t = \text{mod\_mul}(twi, g3)$;
18. $r[j2 + len] = g1 - t; r[j2] = g1 + t; // r[j2 + len]; r[j2]$;
19. $level = level \times 2;$
20. for $len=32; len \geq 2; len=len/2$ do
   [ /* Computes each level in parallel, without combining levels. */

---

$n = 2048$ and $n = 4096$ respectively. Recall that the Gaussian samples generated are stored in the global memory. To perform the NTT and iNTT efficiently, these Gaussian samples are loaded onto shared memory for a faster access speed. After the polynomial multiplication completes, these data are written back to the global memory for subsequent computations. Recently, Lee et al. [LH21] proposed a two-level-combination technique to utilize more registers for computations. In this paper, we propose a novel technique that improves the this [LH21] further. In particular, the two-level-combination technique proposed by [LH21] only works for the first two levels of NTT. We propose a novel technique that extends this to cover all the levels in NTT computation. This allows more intermediate data to be stored in registers, effectively reducing accesses to the slower shared memory.

5.3.1 Extended Level-Combination in NTT

Algorithm 2 shows the NTT implementation by [LH21] targeting polynomials with $n = 256$. Lee et al. [LH21] only combined the first two levels in their NTT implementation, due to many inefficient if/else control statements to combine the remaining levels. Figure 5 shows the detailed data indexing pattern in NTT used in Algorithm 2. The registers $g1$–$g4$ are used to store the result of the butterfly operations when $len = 128$ (lines 6 and 8 in Algorithm 2). These registers $g1$–$g4$ are reused in the next level when $len = 64$. For instance, at $len = 128$, the data written to $g2$ and $g4$ (indices 0–127) are consumed by the same indices at $len = 64$. However, this technique is hard to extend to the subsequent levels when $len \leq 32$. Referring to Figure 5, the parallel threads are indexing a different register for butterfly operation on $len = 16$. The 0-15 and 32-47 threads access to $g2$ and $g4$, but the 16-31 and 48-63 threads access to $g1$ and $g3$. This requires an if/else
statement to separate each 16 threads so that they read the correct values. However, at level $len \leq 16$, the if/else control is performed within a warp (smaller than 32 threads), which creates warp divergence and seriously degrades the performance [LH21].

We propose a technique to extend this method to all levels in NTT, which is illustrated in Figure 6. To avoid using the if/else control statements, we need to ensure that all threads within a warp can read the same registers. Referring to Figure 6, the proposed indexing pattern uses only 16 threads to compute the first 32 NTT points, which is different from [LH21] that uses 32 threads (see Figure 5). This allows all threads within a warp to read the same registers, so we do not need the if/else control statement anymore. To achieve this efficient indexing pattern, we need dynamic indices for $len < 32$, because there is always four discontinuous ranges that changes dynamically for a different level when $len < 32$. The dynamic indices can be constructed by using the equations shown in Table 4. The term $\lfloor tid/len \rfloor \times 4 \times len$ is to construct the interval of the indices; $tid \mod len$ is to avoid referring the same index; $len \times \{0, 1, 2, 3\}$ is used to index register $g_1 - g_4$.

After successfully resolving the performance issues in levels $len < 32$, we can now extend the two-level combination technique [LH21] to all the levels in NTT. This two-level combination technique (Algorithm 2, lines 3 – 17) is repeatedly applied to all levels, which is detailed in Algorithm 3. There are $n/4$ threads launched, each thread needs to compute two butterfly operations. The variable $level$ is determined first by multiplying four at each
Table 4: The required indices for computing NTT at level $len = 16$

<table>
<thead>
<tr>
<th>Register name</th>
<th>Static indices [LH21] (len = 16)</th>
<th>Dynamic indices (Ours) (all lengths)</th>
</tr>
</thead>
<tbody>
<tr>
<td>g1</td>
<td>16-31, 80-95, 144-159, 208-223</td>
<td>$\lfloor tid/len \rfloor \times 4 \times len + tid % len + len \times 1$</td>
</tr>
<tr>
<td>g2</td>
<td>0-15, 64-79, 128-143, 192-207</td>
<td>$\lfloor tid/len \rfloor \times 4 \times len + tid % len + len \times 0$</td>
</tr>
<tr>
<td>g3</td>
<td>48-63, 112-127, 176-191, 240-255</td>
<td>$\lfloor tid/len \rfloor \times 4 \times len + tid % len + len \times 3$</td>
</tr>
<tr>
<td>g4</td>
<td>32-47, 96-111, 160-175, 224-239</td>
<td>$\lfloor tid/len \rfloor \times 4 \times len + tid % len + len \times 2$</td>
</tr>
</tbody>
</table>

Algorithm 3: Applying two-level-combination to all levels in NTT

Input: Polynomial $r$ with length $n$, precomputed twiddle factors $twi_{tb}$

Output: Polynomial $r$ in the NTT domain.

*/ n/4 threads are launched in parallel, where tid refers to the ID of each thread. */

1. $sel = blockIdx.x \% N_{mod}$;  // Select CRT channel through the block ID

2. for level = 1; level $\leq n/4$; do

3.   $level = level \times 4$; $len = \lfloor n/level \rfloor$;

4.   $j = \lfloor tid/len \rfloor \times 4 \times len + tid \% len$;

5.   $twi = twi_{tb}[sel][\lfloor level/4 \rfloor + \lfloor j/len/4 \rfloor]$;

6.   $j1 = j$; $j2 = j + len$;

7.   $t = \text{mod\_mul}(twi, r[j1 + len \times 2])$;

8.   $g1 = r[j1] - t$; $g2 = r[j1] + t$;  // $r[j1 + len \times 2]$; $r[j1]$;

9.   $twi = twi_{tb}[sel][\lfloor level/2 \rfloor + \lfloor j/len/2 \rfloor]$;

10.  $g3 = r[j2] - t$; $g4 = r[j2] + t$;  // $r[j2 + len \times 2]$; $r[j2]$;

11.  $t = \text{mod\_mul}(twi, g4)$;

12.  $r[j1 + len] = g2 - t$; $r[j1] = g2 + t$  // $r[j1 + len]$; $r[j1]$;

13.  $twi = twi_{tb}[sel][\lfloor level/2 \rfloor + \lfloor j/len/2 \rfloor + 1]$; $j2 = j + len \times 2$;

14.  $t = \text{mod\_mul}(twi, g3)$;

15.  $r[j2 + len] = g1 - t$; $r[j2] = g1 + t$  // $r[j2 + len]$; $r[j2]$;

16.  j = j + n / 2;

17.  if level $< n$;  // for odd level

    18.     $level = level \times 2$; $len = \lfloor n/level \rfloor$;

    19.     $j = \lfloor tid/len \rfloor \times 2 \times len + tid \% len$;

    20.     $twi = twi_{tb}[sel][\lfloor level/2 \rfloor + \lfloor j/len/2 \rfloor]$;

    21.     $t = \text{mod\_mul}(twi, r[j] + len)$;


    23.     $j = j + n / 2$;

    24.     $twi = twi_{tb}[sel][\lfloor level/2 \rfloor + \lfloor j/len/2 \rfloor]$;

    25.     $t = \text{mod\_mul}(twi, r[j] + len)$;


    27.  two-level-combination (line 3), followed by the calculation of $len$ (line 3). The variables $j$ and $len$ are used to calculate the indices to array $r$ that stores the intermediate results. We observed that $j$ and $len$ depend on $level$, which allows the indices to array $r$ to be calculated by the same formula at every level. For instance, $len$ is calculated $\lfloor n/level \rfloor$ and $j$ is calculated $\lfloor tid/len \rfloor \times 2^a \times len + tid \% len$, which $a$ is the number of combining levels. Line 5 loads the twiddle factors and lines 6 computes the indices $j1$ and $j2$. Lines 7–16 are modified from Algorithm 2, which combines the first two levels in NTT. The
intermediate results are stored back to the shared memory in lines 13 and 16. Note that the same two-level-combination (lines 2 – 16) is repeated for the subsequent levels. To handle the case where the number of levels is odd (e.g., \( n = 2048 \) with 11 levels), the last level processed lines 17–27. This allows us to cache some intermediate data in the registers and reduce the accesses to shared memory. Algorithm 3 can also be extended to support \( k \)-level-combination. For instance, to use three-level combination, we set \( \alpha = 3 \) and utilizes \( 2^3 \) registers, which computes \( 2^3 - 1 \) butterfly operations in each round.

5.3.2 Micro-benchmarking the NTT Implementation

To evaluate the effectiveness of the proposed NTT implementation technique, we perform a micro-benchmark experiment and compare it to the technique proposed by Lee et al. [LH21]. In this experiment, we evaluate throughput of computing NTT with length of \( n = 2048 \) (low security level) and \( n = 4096 \) (medium security level), with batch sizes ranging from 1 – 4096. Referring to Figure 7, we observed that the implementation without any level combination achieve the best performance when the batch size is small (\( \leq 16 \)). This is because the shared memory is not fully stressed when the batch size is small, so the effect of using more registers through level-combination technique is not obvious. However, when the batch size increases beyond 16, the two-level-combination technique [LH21] is giving a better performance. The proposed extended level combination techniques consistently outperforming [LH21] when the batch size increases beyond 32. Note that for large batch sizes (\( \geq 512 \)), the proposed extended three-level-combination
technique is clearly outperforming the other techniques. This is because combining three levels grants more opportunities to reuse the registers, compared to only combining two levels. The proposed technique is also better than [LH21] because the level-combination can be extended to cover all NTT levels. Similar performance can also be observed in Figure 8 for the case $n = 4096$. For applications that need to process a large batch of data, the extended three-level-combination is more suitable to be used. Note that we do not present the results for four-level-combination as it does not improve the performance further. In general, we can conclude that combining more NTT levels can allow a better throughput performance, but this performance gain is also limited by the available GPU resources. When a GPU is already achieving the peak performance, combining more NTT levels may not improve the performance anymore. The most suitable level to be combined using our technique varies across different GPUs, which can be determined experimentally.

5.4 Other Operations

Besides scalar multiplication, Gaussian sampling, and polynomial multiplication, the other operations in RLWE-IPFE [MKMS22], have a negligible impact on the overall performance. Therefore, they can be implemented in a more straightforward manner. Such operations include random seed generation, CRT, inverse CRT, point-wise addition and subtraction. The random seeds are generated on the CPU as it is simple and it acquires the randomness from the operating system. The random polynomial used in Setup is also generated on the CPU, as this is only used once and the operations involved are not heavy. The iCRT involves computations in large integer, which is not trivial to parallelize in GPU. Since iCRT is also not consuming a long time, we execute the iCRT and final extraction of result on the CPU, using GMP library [GMP]. The other operations are all parallelized and executed on the GPU. For all these operations implemented on the GPU, the computations are performed on global memory instead of shared memory. This is because transferring data between global and shared memory introduces overhead. Since these operations are lightweight, the benefits of using shared memory is not significant. In Section 6.3, we also show a technique to merge some of the kernels, so that the data can completely reside in shared memory, resulting in a slightly better performance.

6 Support Vector Machine

Support Vector Machine (SVM) is one of the most widely used supervised learning techniques for classification tasks. Given a set of training examples, SVM can be trained to make a binary linear classification. In particular, SVM kernel first maps the training examples to the points in the higher dimensional space. Then, it finds a line to classify the new input data into two categories, wherein the points nearer to the line are called Support Vectors (SVs). In this paper, we demonstrate a practical use case of SVM classification secured by the proposed cuFE. The SVM implementation is based on the popular open source library, libsvm [CL11] and the dataset ‘a1a’ from [FCLJ05].

6.1 Naive Solution: Exploiting the Fine-Grain Parallelism in IPFE

Figure 9 shows an overview of the steps in performing SVM classification in [CL11]. The unprotected SVM (left side) reads one data and an SV, then computes the SVM_kernel, which is essentially an inner product of data and the SV. This process is repeated for all the trained SVs, followed by a classification to determine the class of the input data. These three steps are repeated for all the data to be classified. Finally, SVM evaluates the accuracy of classification. The right side shows a baseline implementation of IPFE-protected SVM. The additional steps that enables IPFE protection include Setup, KeyGen.
Encrypt, and Decrypt. This allows us to apply cuFE to SVM tasks, where the IPFE functions are parallelized and executed on the GPU.

Referring to Figure 10, the key server first performs Setup to generate the master private (msk) and public (mpk) keys. For the dataset that we have used in our experiment [FCLJ05], the data was stored in binary form. The dataset consists of a list of features values which is stored in the \{index:value\} pair. For example, the list \{5:1, 7:1, ...\} refers to a single vector of \{0 0 0 0 1 0 1...\}. The client first reads the data to be classified and expand the original binary data into a series of vectors \(\{x\}\). Next, the client obtains the mpk and encrypts the vectors, then send the ciphertext \(\{ct\}\) to the server. On the server side, the cloud server sends the trained SV \(\{y\}\) to the key server to obtain the decryption key \(\{sk\}\), and uses this key to decrypt the result of inner product \(F(x,y)\) between the input data and SV. Finally, the results of all of SVs are used to perform the SVM classification. This process is repeated to classify all the input data.

The naïve implementation only exploit the inner parallelism exists in RLWE-IPFE [MKMS22]. As an example, Algorithm 4 shows the Decrypt function for our naïve SVM implementation. This algorithm receives one encrypted data \(\{ct\}\), an SV \(\{y\}\) and the corresponding decryption key \(\{sk\}\) as input, which are copied to the GPU (line 1). The subsequent operations (lines 2 – 8) are all performed on the GPU based on our proposed cuFE. Note that the triple bracket \(<<< X, Y >>>\) refers to launching \(X\) blocks and \(Y\) threads on a GPU. The intermediate result is copied back to the CPU (line 9) to extract the final result (line 10). Encrypt and KeyGen can be parallelized in the same manner using the proposed cuFE implementation. This approach exploits the inner parallelism within all the IPFE functions and provides a modest speed-up against the AVX2 implementation. However, it does not fully utilize the capability of a GPU, because fine-grain parallelism itself cannot generate sufficient workload to fully utilize the computational resources available in a GPU.
Algorithm 4: Naive SVM with IPFE: Decrypt Function

Input: Encrypted data ct, Support Vector y, Secret Key sk
Output: Inner Product dy

/* d_yct and d_c0sy are the intermediate results. */

1 Copy ct, x, y and sk from CPU memory to GPU global memory, denoted as d_ct, d_array and d_sk respectively.

2 \text{crt\_convert\_generic} \llrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr
Algorithm 5: Optimized SVM with IPFE: Decrypt function

Input: Encrypted data $ct_x$, Support Vector $y$, Secret Key $sk$, the number of input $\text{batch}_{sz}$

Output: Inner Products $dy$

/* $d_{ycrt}$ and $d_{c0sy}$ are the intermediate results. */

1. Copy $ct_x$, $y$ and $sk$ from CPU memory to GPU global memory, denoted as $d_{ctx}$, $d_{array}$ and $d_{sk}$ respectively.

2. $\text{dim3} \ grid1(N_{mod}, \ \text{batch}_{sz})$

3. $\text{dim3} \ grid2(n/1024, \ \text{batch}_{sz})$

4. $\text{crt\_convert\_generic}<<<\text{grid2}, 1024>>>(d_{array}, \ d_{ycrt})$

5. $\text{crt\_mul\_acc}<<<\text{grid2}, 1024>>>(d_{ctx}, \ d_{ycrt}, \ d_{dev\_dy})$

6. $\text{NTT}<<<\text{grid1}, 1024>>>(d_{sk})$

7. $\text{NTT}<<<\text{grid1}, 1024>>>(d_{ctx} + l\times N_{mod}\times n)$

8. $\text{point\_mul}<<<\text{grid1}, 1024>>>(d_{c0sy}, \ d_{sk}, \ d_{ctx} + l\times N_{mod}\times n)$

9. $\text{INTT}<<<\text{grid1}, 1024>>>(d_{c0sy})$

10. $\text{poly\_sub\_mod}<<<\text{grid1}, 1024>>>(\ d_{dev\_dy}, \ d_{c0sy}, \ d_{dev\_dy})$

11. Copy the $d_{dev\_dy}$ from GPU global memory to CPU memory ($d_y$).

12. $\text{round\_extract\_gmp}(dy, \ d_y);$

13. for $i=0 ; i<\text{batch}_{sz} ; i++$ do

14. [ $\text{round\_extract\_gmp}(dy[i], \ d_y+i\times N_{mod}\times n)$;]

this technique effectively increases the parallelism compared to Algorithm 4.

6.3 Further Optimization: Merging Multiple Kernels

The input data are stored on the shared memory/registers to allow faster computation. However, these values are not kept when the kernel function is terminated, so the input data has to be reloaded from global memory to shared memory/registers repeatedly, whenever a new kernel is called. For example, referring to Algorithm 5, $d_{dev\_dy}$ used in line 6 is re-used in line 11, while $d_{sk}$ are used in lines 7 and 9. To avoid unnecessary data transfers between different types of memories, we can merge all these kernels into one. Since all the execution takes place within a single kernel, we can utilize shared memory/registers without repeatedly copying the input to and from global memory. For instance, $d_{dev\_dy}$ used in line 6 can be stored in shared memory and reused to compute the polynomial subtraction in line 11. Once all execution completes, we can place the results on global memory. This simplifies the memory flow among different kernels and improves the performance. In our IPFE implementation, we always set the number of threads per block to 1024 for most of the functions, so that we can maximize the parallelism. This allows us to easily merge kernels that implement different functions, e.g., CRT conversion and multiplication in lines 5 and 6. However, recall that the extended three-level-combination proposed to speed up NTT computation only uses 512 threads. This poses a challenge when we merge the NTT and INTT kernels with the other kernels, due to the difference in number of threads per block. On one hand, if we use the maximum number of threads (1024) to compute NTT, half of the thread block is idle. On the other hand, if we reduce the block size in other kernels to match the one in NTT, we are sacrificing too much parallelism, which can degrade the overall performance. For this reason, we use the two-level-combination (instead of three-level) when merging all the kernels, since this technique uses 1024 threads.
Table 5: Execution times of IPFE SVM to compare the kernel merge technique on RTX 2060 (medium security level)

<table>
<thead>
<tr>
<th>Functions</th>
<th>SVM with reference IPFE (3-level)</th>
<th>SVM with optimized IPFE (3-level)</th>
<th>SVM with merged IPFE (2-level)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Setup</td>
<td>35.25 ms</td>
<td>36.69 ms</td>
<td>36.82 ms</td>
</tr>
<tr>
<td>Encrypt</td>
<td>26.69 ms</td>
<td>20.20 ms</td>
<td>20.25 ms</td>
</tr>
<tr>
<td>KeyGen</td>
<td>4.68 ms</td>
<td>0.11 ms</td>
<td>0.10 ms</td>
</tr>
<tr>
<td>Decrypt</td>
<td>6.14 ms</td>
<td>0.97 ms</td>
<td>0.95 ms</td>
</tr>
<tr>
<td>Classification (100 data, 591 SVs)</td>
<td>6462.61 ms</td>
<td>701.51 ms</td>
<td>687.96 ms</td>
</tr>
</tbody>
</table>

Table 6: Comparing IPFE (medium security level) on CPU (AVX2 optimized implementation) and GPU implementation

<table>
<thead>
<tr>
<th>functions</th>
<th>CPU (AVX2)</th>
<th>GPU (merged IPFE)</th>
<th>Speed-up</th>
</tr>
</thead>
<tbody>
<tr>
<td>Setup</td>
<td>1261.15 ms</td>
<td>36.82 ms</td>
<td>34.24×</td>
</tr>
<tr>
<td>Encrypt</td>
<td>810.66 ms</td>
<td>20.25 ms</td>
<td>40.02×</td>
</tr>
<tr>
<td>KeyGen</td>
<td>17.13 ms</td>
<td>0.11 ms</td>
<td>156.30×</td>
</tr>
<tr>
<td>Decrypt</td>
<td>17.97 ms</td>
<td>0.96 ms</td>
<td>18.76×</td>
</tr>
<tr>
<td>Classification (100 data, 591 SVs)</td>
<td>22786.21 ms</td>
<td>687.97 ms</td>
<td>33.12×</td>
</tr>
</tbody>
</table>

7 Experiment

In this section, we present and discuss the experimental results of the implementation techniques for SVM with IPFE on CPU and GPU. This experiment was conducted on a workstation with an Intel i7-9700F processor with eight cores, 16GB RAM, and an NVIDIA RTX 2060 (Turing architecture) GPU with 1920 cores and 6GB RAM. In the following experiments, we implement the RLWE-IPFE [MKMS22] scheme with medium security level, where \( n = 4096 \) and \( l = 785 \).

Table 5 shows the performance of SVM protected by the proposed cuFE, tested on a dataset from [CL11] with 100 data and 591 SVs. The optimized IPFE uses the three-level-combination technique to implement NTT, since it shows the best timing performance from our micro-benchmarking (see Section 5.3.2). In the case of Setup, the optimized IPFE does not enjoy any performance improvement over our reference GPU implementation. This is because Setup is only performed once and remain unchanged in the SVM classification process. In the case of Encrypt, the optimized IPFE is 1.32× faster than the reference, because it is processing 100 data in a batch. Similarly, the KeyGen and Decrypt are 42.5× and 6.32× faster than the reference, since 591 SVs are processed in a batch. To classify 100 data, the SVM applying optimized IPFE is \( \approx 9 \times \) faster than the reference version. Note that the reference version only relies on the fine-grain parallelism in IPFE, so the performance is less appealing in most cases. In contrast, the optimized IPFE can fully exploit the coarse-grain parallelism in SVM and the fine-grain parallelism in IPFE, eventually achieving faster performance compared to the reference version. In all cases excluding Setup and Encrypt, the merged IPFE is slightly faster than the optimized IPFE. To classify 100 data with 591 SVs, the merged IPFE took 688ms, which is roughly the same as the optimized version.

Table 6 compares the performance of RLWE-IPFE [MKMS22] protected SVM classification on CPU and GPU. The AVX2 implementation is provided by RLWE-IPFE [MKMS22] as a reference code and included in Table 6 for comparison. The proposed Setup implementation on GPU takes 36.82 ms, which is 34.24× faster than AVX2 implementation.
Performing Encrypt on a GPU takes 20.25 ms, which is 40.02× faster than the AVX2 implementation. KeyGen executed on a GPU enjoyed the most performance gain; it takes only 0.11 ms, which is 156.30× faster than AVX2 implementation. This is because cuFE processes 591 SVs at once to fully exploit the parallelism on a GPU. Note that KeyGen is used repeatedly for all the data and SVs, so the performance of this function is crucial in the practical use. Similarly, Decrypt function also enjoy 18.76× faster performance compared to AVX2 implementation, due to the huge parallelism available. However, the speed-up of Decrypt is not as good as KeyGen. This is because the inverse CRT and the final extraction of result involves large integer arithmetic, which is not trivially parallelizable on GPU. To classify 100 data with 591 SVs, our cuHE is 33.12× faster than AVX2 implementation.

8 Conclusion

The first implementation of IPFE on GPU devices, cuFE, was presented in this paper. We demonstrated that through several specially crafted implementation techniques, cuFE can achieve remarkable speed-up against the already optimized AVX2 implementation (from 18.76× to 156.30×) of a recently proposed RLWE-IPFE [MKMS22]. This opens up the possibilities to apply IPFE on various machine learning applications that are too complicated to be computed on the GPU. We anticipate that these results can facilitate the adoption of FE in many practical scenarios, as the overheads of FE schemes are often too costly for real applications. The proposed cuFE can be adopted easily by a cloud server or personal computing device that is equipped with a GPU. Note that a GPU-based solution is more flexible compared to other hardware accelerator like FPGA, as GPUs are commonly found in many cloud servers, workstations and laptops.

Acknowledgements

This work was supported in part by CyberSecurity Research Flanders with reference number VR20192203, the Research Council KU Leuven (C16/15/058), the Horizon 2020 ERC Advanced Grant (101020005 Belfort) and SRC grant 2909.001.

Further, Angshuman Karmakar is funded by FWO (Research Foundation – Flanders) as junior post-doctoral fellow (203056 / 1241722N LV).

References


[ABVMA18] Ahmad Al Badawi, Bharadwaj Veeravalli, Chan Fook Mun, and Khin Mi Mi Aung. High-performance fv somewhat homomorphic encryption on gpus: An


cuFE: High Performance Privacy Preserving Support Vector Machine with Inner-Product
Functional Encryption


KyungHyun Han, Wai-Kong Lee, Angshuman Karmakar, Jose Maria Bermudo Mera and Seong Oun Hwang


