Polynomial Multiplication in NTRU Prime
Comparison of Optimization Strategies on Cortex-M4

Erdem Alkim\textsuperscript{1,2}, Dean Yun-Li Cheng\textsuperscript{3,4}, Chi-Ming Marvin Chung\textsuperscript{3}, Hülya Evkan\textsuperscript{2}, Leo Wei-Lun Huang\textsuperscript{3}, Vincent Hwang\textsuperscript{3,4}, Ching-Lin Trista Li\textsuperscript{3,4}, Ruben Niederhagen\textsuperscript{5}, Cheng-Jhii Shih\textsuperscript{3}, Julian Wälde\textsuperscript{2} and Bo-Yin Yang\textsuperscript{3}

\textsuperscript{1} Ondokuz Mayıs University, Samsun, Turkey, erdemalkim@gmail.com
\textsuperscript{2} Fraunhofer SIT, Darmstadt, Germany, \{hevkan, julianwaelde\}@gmail.com
\textsuperscript{3} Academia Sinica, Taipei, Taiwan, \{dean3154, marvin852316497, 271828182euler\}@gmail.com, \{vincentvbh7, trista5658321, cs861324\}@gmail.com, by@crypto.tw
\textsuperscript{4} National Taiwan University, Taipei, Taiwan
\textsuperscript{5} University of Southern Denmark, Odense, Denmark, ruben@polycephaly.org

Abstract. This paper proposes two different methods to perform NTT-based polynomial multiplication in polynomial rings that do not naturally support such a multiplication. We demonstrate these methods on the NTRU Prime key-encapsulation mechanism (KEM) proposed by Bernstein, Chuengsatiansup, Lange, and Vredendaal, which uses a polynomial ring that is, by design, not amenable to use with NTT. One of our approaches is using Good’s trick and focuses on speed and supporting more than one parameter set with a single implementation. The other approach is using a mixed radix NTT and focuses on the use of smaller multipliers and less memory. On a ARM Cortex-M4 microcontroller, we show that our three NTT-based implementations, one based on Good’s trick and two mixed radix NTTs, provide between 32\% and 17\% faster polynomial multiplication. For the parameter-set ntrulpr761, this results in between 16\% and 9\% faster total operations (sum of key generation, encapsulation, and decapsulation) and requires between 15\% and 39\% less memory than the current state-of-the-art NTRU Prime implementation on this platform, which is using Toom-Cook-based polynomial multiplication.

Keywords: NTT · polynomial multiplication · Cortex-M4 · NTRU Prime · PQC

1 Introduction

Due to the ongoing advances in quantum computing, the threat by quantum computers to IT-security becomes more and more imminent: Experts predict that sufficiently large and stable quantum computers running Shor’s algorithm for factorization and solving discrete logarithms may be able to break currently wide-spread asymmetric cryptographic primitives in the next ten to fifteen years. Therefore, in the research field Post-Quantum Cryptography (PQC), researchers have been investigating alternative cryptographic schemes that are believed to be secure against attacks aided by quantum computers.

PQC-primitives based on lattice problems have attracted significant attention due to their efficient implementations that often are on par with or even better than current cryptographic schemes. This attention is reflected in the NIST post-quantum cryptography standardization process, as nearly half of the candidates are using hard lattice problems as their building blocks. Among the other lattice-based NIST candidates, the key encapsulation mechanism (KEM) NTRU Prime [BCLvV17], which has advanced to the third round as alternate candidate, differentiates itself by its choice of the polynomial ring using an
irreducible polynomial as quotient and a prime field for its coefficients, which makes it harder to provide efficient implementations compared to other lattice-based schemes.

One crucial aspect for the performance of NTRU Prime is the basic operation of polynomial multiplication, which is used frequently in the key generation, encapsulation, and decapsulation operations. Therefore, an efficient multiplication algorithm is required to achieve peak-performance for this scheme.

There are several approaches for multiplying polynomials that have different asymptotic complexities, e.g., basic-schoolbook multiplication (\(\Theta(n^2)\)), Karatsuba (\(\Theta(n^{10/6})\)), Toom-Cook (e.g., \(\Theta(n^{5/3})\) for Toom-3), and the Number Theoretic Transform (NTT, \(\Theta(n \cdot \log n \cdot \log \log n)\)). Due to the constant factors in the asymptotic complexities, for specific problem sizes, the best choice for the multiplication algorithm depends on the size of the operands and the target processor architecture for the implementation. Except for corner-cases of very small or very large operand sizes, it is hard to predict the best multiplication algorithm in advance; typically different approaches need to be implemented, optimized for the specific target platform, and compared in regard to their computational efficiency and memory consumption.

In contrast to other lattice-based schemes, which commonly use either cyclotomic polynomials to enable the use of an NTT or power-of-two moduli for efficient coefficient-wise operations, it is a challenging task to implement NTRU Prime efficiently due to its specific design. This challenge becomes even bigger on embedded devices with low resources in regard to computational power and memory.

In this work, we implement two approaches of polynomial multiplication for NTRU Prime based on NTT on the Cortex-M4 architecture and show that our approaches are faster and more memory efficient than the current state-of-the-art.

**Related Work.** There has been work conducted before to improve the efficiency of polynomial multiplication in lattice-based schemes in general and for NTRU and NTRU-related schemes like NTRU Prime specifically. Also, there has been some work on implementing NTRU Prime for embedded devices.

For example, in [MKV20] Mera et al. investigate the use of Toom-Cook multiplication to speed up lattice-based cryptography, specifically the KEM scheme Saber with polynomials of degree 256. They report performance numbers for AVX and for ARM Cortex-M4 with assembler optimizations.

Hülsing et al. provided an efficient implementation of a variant of NTRU for the AVX2 vector instruction set [HRSS17]. They are using several recursive levels of Karatsuba for polynomial multiplication. The work by Lyubashevsky and Seiler [LS19] is using an NTT to achieve a fast implementation of an NTRU variant.

NTRUEncrypt has been optimized, for example, for the AVX2 vector instruction set by Dai et al. in [DWZ18] using a combination of Karatsuba and Toom-Cook for polynomial multiplication with sparse index-based multiplication for the final polynomials of degree smaller than 32. An implementation of NTRUEncrypt for embedded systems on an 8-bit AVR microcontroller is provided by Cheng et al. in [CGRR19] using optimization techniques for sparse polynomial multiplication.

There is an implementation of NTRU Prime for the Haswell x86 architecture using AVX2 vector instructions by Bernstein using Good’s trick and the Chinese Remainder Theorem (CRT) to enable the use of the NTT for the design and the parameters of NTRU Prime. We will take a closer look at this approach in Section 3. Cheng et al. provide an efficient implementation of NTRU Prime on an ATmega1284 8-bit AVR microcontroller [CDG19] using Karatsuba-based polynomial multiplication and efficient modular reduction. Kannwischer et al. performed measurements of the C reference implementations

---

1https://groups.google.com/a/list.nist.gov/forum/#!msg/pqc-forum/XZomSSgV6g8/Eqvn1VdrAgAJ
of several PQC schemes on a Cortex-M4 platform (without any optimizations) [KRSS19]. They report performance numbers for NTRU Prime as well.

However, the current state-of-the-art implementation of NTRU Prime on Cortex-M4 is the work by Yang et al.\(^2\) that was included as optimized implementation for NTRU Prime in the pqm4 project in April 2020\(^3\). It is using Toom-Cook for polynomial multiplication, fast modular inversion from [BY19], and platform-specific, hand-written assembly optimization. It is up to two orders of magnitude faster than the C-reference code reported in [KRSS19]. This work is the basis of our optimizations for polynomial multiplication. Performance values are listed in Table 6 for comparison to our improvements.

**Our Contributions.** We present, evaluate, and compare two methods to implement NTT-based polynomial multiplication in \(\mathbb{Z}_{4591}/(X^{761} - X - 1)\) accompanied with three implementations. We use the following two methods, one being more generic and the other more parameter specific:

- **Good’s Trick** – We implemented an NTT for \(\mathbb{Z}_{q'}/(X^{N_1} - 1)\), where \(N_1 = p' \cdot 2^k \geq 2 \cdot p\), \(p'\) is a small prime, and \(q'\) is selected to ensure that there will be no modular reduction in the coefficients of the resulting polynomial.

- **Mixed Radix NTT** – We implemented an NTT for \(\mathbb{Z}_{q}/(X^{N_2} - 1)\), where \(N_2 = t \cdot 2^k \cdot 3^l \cdot 5^m \cdot 7^n \geq 2 \cdot p\), \(t\) is a small integer, and \(q \equiv 1 \mod \frac{N_2}{2}\) as well as an NTT for \(\mathbb{Z}_{q}/(X^{1530} - 1)\), where 1530 is the smallest divisor of \(q - 1\) which is bigger than \(2p\).

The NTRU Prime submission has two additional parameter sets which use \(q = 4621\) and \(q = 5167\), and \(q - 1\) can be factored as \(2^2 \cdot 3 \cdot 5 \cdot 7 \cdot 11\) and \(2 \cdot 3^2 \cdot 7 \cdot 41\), respectively. Thus the techniques described in this paper can be applied to all parameter sets in the submission. Although the techniques are not new, we present their first implementation in lattice-based cryptography. Thus, we focus on implementation issues instead of implementing all parameter sets of NTRU Prime. Our implementations are publicly available under an open source license at [https://github.com/vincentvbh/NTRUPrime-PolyMul](https://github.com/vincentvbh/NTRUPrime-PolyMul).

**Structure of this Paper.** Section 2 provides some background information on NTRU Prime and on using NTT for polynomial multiplication. In Section 3 we introduce our approaches for the implementation of polynomial multiplication using NTT for odd sizes including Good’s trick. Section 4 describes the implementation of our two approaches for improving polynomial multiplication. Section 5 provides an evaluation of our work and a comparison of our improvements with prior art. Finally, Section 6 concludes our work.

## 2 Preliminaries

In this section, we recall the NTRU Prime key encapsulation scheme and we provide an overview of the number theoretic transform when used for polynomial multiplication.

### 2.1 NTRU Prime

The authors of NTRU Prime [BCLvV17] propose “an efficient implementation of high-security prime-degree large-Galois-group inert-modulus ideal-lattice-based cryptography.” NTRU Prime tweaks the classic NTRU scheme to use rings without exploiting special structures of the rings. The NTRU Prime submission to the NIST standardization process [BCLvV19] provides two KEM schemes: Streamlined NTRU Prime and NTRU LPrime.
Table 1: Parameter sets of Streamlined NTRU Prime.

<table>
<thead>
<tr>
<th>Scheme</th>
<th>security level</th>
<th>p</th>
<th>q</th>
<th>w</th>
</tr>
</thead>
<tbody>
<tr>
<td>sntrup653</td>
<td>2</td>
<td>653</td>
<td>4621</td>
<td>288</td>
</tr>
<tr>
<td>sntrup761</td>
<td>3</td>
<td>761</td>
<td>4591</td>
<td>286</td>
</tr>
<tr>
<td>sntrup857</td>
<td>4</td>
<td>857</td>
<td>5167</td>
<td>322</td>
</tr>
</tbody>
</table>

Both schemes share common notations and definitions for the parameters and theorems. The parameters are a prime number $p \geq 17$, a prime number $q$ and a positive integer $w \leq p$, where $x^p - x - 1$ is irreducible in the polynomial ring $(\mathbb{Z}/q)[x]$. An element of the ring $\mathbb{Z}[x]/(x^p - x - 1)$ is small if all coefficients are in $\{-1, 0, 1\}$. If there are exactly $w$ coefficients that are nonzero, then the weight of the element is $w$. We define the set of the elements of the ring $\mathbb{Z}[x]/(x^p - x - 1)$ that have a small weight-$w$ as Short. The set Rounded is defined as the set of polynomials $r_0 + r_1x + \cdots + r_{p-1}x^{p-1} \in \mathbb{Z}[x]/(x^p - x - 1)$ where each coefficient $r_i$ is in $\{-(q-1)/2, \ldots, -6, -3, 0, 3, 6, \ldots, (q+1)/2\}$ for $q \in 1 + 3\mathbb{Z}$ or in $\{-(q+1)/2, \ldots, -6, -3, 0, 3, 6, \ldots, (q+1)/2\}$ for $q \in 2 + 3\mathbb{Z}$. Please note that we will abbreviate the rings $\mathbb{Z}[x]/(x^p - x - 1)$, $(\mathbb{Z}/3)[x]/(x^p - x - 1)$, and $(\mathbb{Z}/q)[x]/(x^p - x - 1)$ as $R$, $R/3$, and $R/q$, respectively.

NTRU Prime defines two deterministic algorithms called HashConfirm and HashSession that are using a function Hash. Hash($z$) returns the first 32 bytes of SHA-512($z$) and Hash$_b$(z) is defined as Hash($b, z$) prefixing the input $z$ with a one-byte value $b \in \{0, \ldots, 255\}$. HashConfirm($r, h$) is defined as Hash$_2$(Hash$_1$(r), Hash$_1$(h)) for $r \in \text{Short}$ in Streamlined NTRU Prime and $r \in \{0, 1\}^3$ in NTRU LPRime where $h$ is the public key and $I \in 82^+$. The algorithm HashSession($b, r, C$) is defined as Hash$_b$(Hash$_1$(r), C) for $b \in \{0, 1\}$, $r$ same as above, and $z$ is the ciphertext of the respective scheme.

**Theorem 1** ([BCLvV17, Theorem 1]). Let $p \geq 3$ and $w \geq 1$ be fixed integers. Let $g \in \mathbb{Z}[x]$ be a polynomial of degree at most $p - 1$ with each coefficient in $\{-1, 0, 1\}$. Let $i$ be an integer with $0 \leq i < p$. Then $x^i g \mod x^p - x - 1$ has each coefficient in $\{-2, -1, 0, 1\}^2$.

**Theorem 2** ([BCLvV17, Theorem 2]). Let $p \geq 3$ and $w \geq 1$ be fixed integers. Let $r, g \in \mathbb{Z}[x]$ be polynomials of degree at most $p - 1$ with each coefficient in $\{-1, 0, 1\}$. Assume that $r$ has at most $w$ nonzero coefficients. Then $\text{gr mod } x^p - x - 1$ has each coefficient in the interval $[-2w, 2w]$.

**Theorem 3** ([BCLvV17, Theorem 3]). Let $p \geq 3$ and $w \geq 1$ be fixed integers. Let $m, r, f, g, \in \mathbb{Z}[x]$ be polynomials of degree at most $p - 1$ with each coefficient in $\{-1, 0, 1\}$. Assume that $f$ and $r$ each have at most $w$ nonzero coefficients. Then $3fm + gr \mod x^p - x - 1$ has each coefficient in the interval $[-8w, 8w]$.

### 2.1.1 Streamlined NTRU Prime

Streamlined NTRU Prime (sntrup) has two layers:

- a perfectly correct deterministic PKE as inner layer and
- a perfectly correct KEM as outer layer.

The inner layer, Streamlined NTRU Prime Core, has parameters $(p, q, w)$ where $p$ and $q$ are prime numbers, $w$ is a positive integer such that $2p \geq 3w$, $q \geq 16w + 1$, and $x^p - x - 1$ is irreducible in the polynomial ring $(\mathbb{Z}/q)[x]$. The parameter sets of Streamlined NTRU Prime are listed in Table 1. The algorithms for key generation, encapsulation, and decapsulation of Streamlined NTRU Prime are shown in Algorithms 1, 2, and 3.
Algorithm 1 Streamlined NTRU Prime Key Generation: SKeyGen()

Output: \((pk, sk) = (h, (f, g^{-1}, h, \rho))\).
1: repeat
2:     \(g \leftarrow \text{small}\),
3:     until \(g^{-1} \in \mathcal{R}/3\)
4:     \(g^{-1} \leftarrow 1/g \in \mathcal{R}/3\)
5: \(f \leftarrow \text{Short}\)
6: \(h \leftarrow g/(3f) \in \mathcal{R}/q\)
7: \(\rho \leftarrow \text{Short}\)
8: return \((h, (f, g^{-1}, h, \rho))\)

Algorithm 2 Streamlined NTRU Prime Encapsulation: SEncap(h)

Input: \(pk = h\)
Output: \(C = (c, \text{HashSession}(1, r, C))\)
1: \(r \leftarrow \text{Short}\)
2: \(hr \leftarrow h \cdot r \in \mathcal{R}/q\)
3: \(c \leftarrow \text{Round}(hr)\)
4: \(C \leftarrow \text{HashConfirm}(r, h)\)
5: return \((c, C, \text{HashSession}(1, r, C))\)

Algorithm 3 Streamlined NTRU Prime Decapsulation: SDecap(C, \((f, g^{-1}, h, \rho))\)

Input: \(C = (c, \gamma), sk = (f, g^{-1}, h, \rho)\)
Output: \(\text{HashSession}(1, r, C)\) if \(C' == C\), otherwise \(\text{HashSession}(0, \rho, C)\).
1: \(3fc \leftarrow 3 \cdot f \cdot c \in \mathcal{R}/q\)
2: \(e \leftarrow \text{MaptoR}/3(3fc)\)
3: \(ev \leftarrow e \cdot g^{-1} \in \mathcal{R}/3\)
4: \(r' \leftarrow \text{MaptoR}/q(ev)\)
5: \(hr' \leftarrow h \cdot r' \in \mathcal{R}/q\)
6: \(c' \leftarrow \text{Round}(hr')\)
7: \(C' \leftarrow (c', \text{HashConfirm}(r', h))\)
8: return \((C' == C)\) ? \(\text{HashSession}(1, r', C)\) : \(\text{HashSession}(0, \rho, C)\)

Switching the ring of an element. Decapsulation in Streamlined NTRU Prime needs to map polynomials between \(\mathcal{R}/q\) and \(\mathcal{R}/3\) as shown in line 2 and 4 of Algorithm 3. While \(\text{MaptoR}/3\) performs
\[
c_j = (a_j \mod \pm q) \mod \pm 3
\]
for each coefficient, \(\text{MaptoR}/q\) performs
\[
c_j = (a_j \mod \pm 3) \mod \pm q,
\]
which simply changes the ring of the arithmetic operations without changing the signed representation of the coefficients.

Streamlined NTRU Prime utilizes the Fujisaki-Okamoto (FO) transformation [FO13] to construct a CCA secure KEM. This transformation involves re-encryption of the decrypted message to check if the ciphertext was correctly generated using the encryption algorithm. This re-encryption can be seen in lines 5 – 7 of Algorithm 3. The comparison with the original ciphertext is performed in line 8 in Algorithm 3.

2.1.2 NTRU LPrime

NTRU LPrime (nturlpr) has three layers:
- a perfectly correct randomized PKE as inner layer,
- a perfectly correct deterministic PKE as middle layer, and
- a perfectly correct KEM as outer layer.
Table 2: Parameter sets of NTRU LPRime.

<table>
<thead>
<tr>
<th>Scheme</th>
<th>security level</th>
<th>p</th>
<th>q</th>
<th>w</th>
<th>δ</th>
<th>τ₀</th>
<th>τ₁</th>
<th>τ₂</th>
<th>τ₃</th>
</tr>
</thead>
<tbody>
<tr>
<td>ntrulpr653</td>
<td>2</td>
<td>653</td>
<td>4621</td>
<td>252</td>
<td>289</td>
<td>2175</td>
<td>113</td>
<td>2031</td>
<td>290</td>
</tr>
<tr>
<td>ntrulpr761</td>
<td>3</td>
<td>761</td>
<td>4591</td>
<td>250</td>
<td>292</td>
<td>2156</td>
<td>144</td>
<td>2007</td>
<td>287</td>
</tr>
<tr>
<td>ntrulpr857</td>
<td>4</td>
<td>857</td>
<td>5167</td>
<td>281</td>
<td>329</td>
<td>2433</td>
<td>101</td>
<td>2265</td>
<td>324</td>
</tr>
</tbody>
</table>

Algorithm 4 NTRU LPRime Key Generation: LPRKeyGen()

Output: \((pk, sk) = ((S, A), (a, S, A, ρ)).\)

1. \(S \leftarrow \text{Seeds}\)
2. \(G \leftarrow \text{Generator}(S)\)
3. \(a \leftarrow \text{Short}\)
4. \(aG \leftarrow a \cdot G \in R/q\)
5. \(A \leftarrow \text{Round}(aG)\)
6. \(ρ \leftarrow \text{Short}\)
7. return \((S, A, (a, S, A, ρ))\)

Algorithm 5 NTRU LPRime Encapsulation: LPREncap(S, A)

Input: \(pk = (S, A)\)

Output: \((C, C', a, S, A, ρ)\)

1. \(r \leftarrow \{0, 1\}^I\)
2. \(G \leftarrow \text{Generator}(S)\)
3. \(b \leftarrow \text{HashShort}(r)\)
4. \(bG \leftarrow b \cdot G \in R/q\)
5. \(bA \leftarrow b \cdot A \in R/q\)
6. \(c \leftarrow \text{Round}(bG)\)
7. \(T \leftarrow \text{Encode}(bA, r)\)
8. \(C \leftarrow (c, T, \text{HashConfirm}(S, A))\)
9. return \((C, \text{HashSession}(1, r, C))\)

Algorithm 6 NTRU LPRime Decapsulation: LPRDecap(C, (a, S, A, ρ))

Input: \(C = (c, T, γ), sk = (a, S, A, ρ)\)

Output: \(\text{HashSession}(1, r, C)\) if \(C' == C\), otherwise \(\text{HashSession}(0, ρ, C)\).

1. \(aB \leftarrow a \cdot c \in R/q\)
2. \(r' \leftarrow \text{Decod}(aB, T)\)
3. \(G \leftarrow \text{Generator}(S)\)
4. \(b' \leftarrow \text{HashShort}(r')\)
5. \(bG' \leftarrow b' \cdot G \in R/q\)
6. \(bA' \leftarrow b' \cdot A \in R/q\)
7. \(c' \leftarrow \text{Round}(bG')\)
8. \(T' \leftarrow \text{Encode}(bA', r')\)
9. \(C' \leftarrow (c', T', \text{HashConfirm}(S, A))\)
10. return \((C' == C)\)

NTRU LPRime Core, the inner layer, has parameters \((p, q, w, δ, I)\), where \(p\) and \(q\) are prime numbers, \(w\), \(δ\), \(I\) are positive integers such that \(2p \geq 3w\), \(I\) is a multiple of 8, \(p \geq 1\), \(q \leq 16w + 2δ + 3\), and \(x^p - x - 1\) is irreducible in the polynomial ring \((\mathbb{Z}/q)[x]/(x^p - x - 1)\). Additionally, NTRU LPRime uses a positive integer \(τ\), a deterministic algorithm \(\text{Top} : \mathbb{Z}/q \rightarrow \mathbb{Z}/τ\), and a deterministic algorithm \(\text{Right} : \mathbb{Z}/τ \rightarrow \mathbb{Z}/q\) such that the difference \(\text{Right}(\text{Top}(C)) - C \in \mathbb{Z}/q\) is in \(\{0, 1, \ldots, δ\}\) for each \(C \in \mathbb{Z}/q\). \text{Seeds} is a nonempty set. The parameter sets for NTRU LPRime are listed in Table 2. The algorithms for key generation, encapsulation, and decapsulation of NTRU LPRime are listed in Algorithms 4, 5, and 6.

**Encoding and decoding bit strings to polynomials.** Encapsulation and decapsulation of NTRU LPRime need to encode bit strings to polynomials. The operation \(\text{Encode}\) is called in the line 7 of Algorithm 5 and line 8 of Algorithm 6, while \(\text{Decode}\) is used only in line 2 of Algorithm 6. The \(\text{Encode}\) function encodes an \(I\)-size bit string \(r = (r_0, r_1, \ldots, r_{I-1})\) to
a polynomial $bA$ by performing the computation

$$T_j = Top(bA_j + r_j(q - 1)/2).$$

The \texttt{Decode} function generates a bit string from $aB$ and $T$ by computing

$$r_j = Right(T_j) - aB_j + 4\omega + 1.$$ 

The NTRU LPrime scheme also uses an FO transformation for CCA security. The re-encryption stage of this transformation can be seen in lines 3 – 9 in Algorithm 6.

### 2.2 Number Theoretic Transform

As mentioned before, one popular method for implementing polynomial multiplication is to apply a number theoretic transform (NTT) and point-wise multiplication. This approach is very attractive, because it has quasi-linear complexity. The NTT $\hat{x}$ of a vector $x \in \mathbb{Z}_q^N$ is defined as

$$\hat{x}_k = \sum_{i=0}^{N-1} x_i \psi^{ik}, k \in \{0, \ldots, N - 1\}$$

for an $n$th-root of unity $\psi$ in $\mathbb{Z}_q$. Since this requires that an $n$th root of unity exists in $\mathbb{Z}_q$, $q$ is called an “NTT-friendly prime”, if $\mathbb{Z}_q$ has an $n$th root of unity. This means that a size-$N$ NTT operation is equivalent to a matrix multiplication with an $N \times N$ matrix $A$ that consists of the coefficients $a_{i,j} = \psi^{(i-1)(j-1)}$. A naive implementation, however, will result in $O(N^2)$ complexity for the operation and result in no advantage over other multiplication routines. A well known divide-and-conquer strategy exists for cases in which $N$ is not prime [CT65].

In such cases, the NTT operation can be realized by combining the results of $N/p$ smaller NTT operations on vectors of size $p$. These smallest NTT operations over vectors of prime size are referred to as butterflies in the literature. This is due to the “butterfly-shape” of diagrams mapping the signal flow in such operations. Because of this structure, the immediate output $\hat{x}_k$ of the algorithm appears in an order different from that of the input. In the popular case of a transforms that only comprises radix-2 stages, the output is in bit-reversed order compared to the input order (see Figure 1 for an example).

For the general case, one can define an index calculation function $R_{p_1, \ldots, p_n}$ for an NTT using $n$ layers with radix-$p_i$ on layer $1 \leq i \leq n$ in a recursive manner as $R_p(k) = k$ for an index $k$ and

$$R_{p_1, \ldots, p_{n-1}, p_n}(k) = \left(k - \left\lfloor \frac{k}{p_n} \right\rfloor p_n\right) \cdot \prod_{i=1}^{n} p_i + R_{p_1, \ldots, p_{n-1}}\left(\left\lfloor \frac{k}{p_n} \right\rfloor\right).$$

This can be used to express the output order of an NTT. For example, the “digit reversed” index permutation $dr_{270}$ of a 270-NTT that applies one radix-2, three radix-3, and finally one radix-5 stage can thus be expressed as

$$dr_{270} = [R_{2,3,3,3,3,5}(0), R_{2,3,3,3,3,5}(1), \ldots, R_{2,3,3,3,3,5}(269)].$$

For the application of the NTT, it is practical to reorder to the inputs of the transformation in order to attain an output in normal order. If the transformation is used for polynomial multiplication, the order of the output is irrelevant and the normal input order can be used. In this case, the index permutation can be incorporated into the inverse transform instead. For arithmetic in $\mathbb{Z}_q$, the possible input sizes are determined by the prime factors of $q - 1$, as only $n$th roots of unity exist if $n$ divides $q - 1$. This also determines the radix-$p$ stages that are applied when performing a given transform, but not the order in which they are applied.
Although the NTT algorithm can work for any size, it can use recursive structures when the size is a highly composite number, i.e., a power of a small prime. Below, we describe two tricks to implement an NTT more efficiently when the size has a special form that is not a power of a prime.

### 2.2.1 Rader’s Trick

In [Rad68], Rader proposed a method to compute a prime-size NTT for a prime \( p \). The method transforms the multiplication with the twiddle factors to a polynomial multiplication of size \( p - 1 \). For a polynomial \( a = \sum_{i=0}^{p-1} a_i x^i \), the coefficient \( a_j \) in NTT domain can be computed with \( \hat{x}_j = \sum_{i=0}^{p-1} a_i \psi^{ij} \mod q \), where \( \psi \) is a \( p \)-th root of unity in \( \mathbb{Z}_q \).

The first observation of [Rad68] is that the first coefficient \( \hat{x}_0 \) of the NTT can be computed as the sum of the coefficients \( \hat{x}_0 = \sum_{i=0}^{p-1} x_i \). The second observation of the paper is that \( x_0 \) is always multiplied with 1 during the calculation of the other indices. Thus, the calculation of the other indices takes the form

\[
\hat{x}_j = x_0 + \sum_{i=1}^{p-1} x_i \psi^{ij}.
\]  

(1)

After moving \( x_0 \) to the left hand side, the sum in Equation (1) becomes a multiplication of \( p - 1 \) pairs of coefficients in \( \mathbb{Z}_q \), but the order of the coefficients used would not form a polynomial multiplication as desired. Rader proposed a permutation to transform the sum into a polynomial multiplication modulo \( x^{p-1} - 1 \). The permutation uses the fact that there is a number \( g \) in \([0, p - 1]\) that can form a bijection from \([1, p - 1]\) to \([1, p - 1]\). Using this, the index calculation function can be expressed as \( k = g^j \mod p \). This changes Equation (1) to

\[
\hat{x}_j \equiv x_0 \mod p = \sum_{i=1}^{p-1} x_i \psi^{ij} \mod p \psi^{g^j} \mod p.
\]

This technique is useful, especially for the implementation of mixed radix NTT, because the butterfly operations are basically small prime-size NTTs — with the exception of the radix-2 butterfly, where \( p - 1 = 1 \) and the required operation becomes simple integer multiplication. Table 3 shows an example of this index permutation for \( p = 17 \) and \( g = 3 \).
which is very suitable for the AVX2 vector extensions: The AVX2 extension has special
which is similar to the polynomial ring used in our implementation.
with an additional CRT map as suggested in [Pol71]. The CRT map allows us to use a
in parallel. However, AVX2 does not have similar instructions for
instructions for performing 16 multiplications of
computes coefficient-wise CRT to perform the multiplication in
modulus for coefficient-wise operations that is a product of two or more smaller, more
In NIST’s post-quantum cryptography mailing list
an input of size
is given in Table 4.
Table 4: Good’s permutation for size 12.

\[
\begin{array}{cccccccccccccc}
i & 0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & 10 & 11 \\
i_0 & 0 & 1 & 2 & 3 & 0 & 1 & 2 & 3 & 0 & 1 & 2 & 3 \\
i_1 & 0 & 1 & 2 & 0 & 1 & 2 & 0 & 1 & 2 & 0 & 1 & 2 \\
\end{array}
\]

2.2.2 Good’s Trick

In [Goo51], Good proposed a method to perform a size-\((p_0 \cdot p_1^k)\) NTT as a combination of \(p_0\)
size-\(p_1^k\) NTTs where \(p_0\) and \(p_1\) are small prime numbers. This technique maps polynomial
multiplication in \(\mathbb{Z}_q[x]/(x^{p_0 \cdot p_1^k} - 1)\) into its isomorphic ring \(\mathbb{Z}_q[y]/(y^{p_0} - 1)[z]/(z^{p_1^k} - 1)\)
where \(x = yz\). This also requires a permutation of the coefficients of the input polynomial.
Using the fact that \(p_0\) and \(p_1^k\) are relatively prime, the index calculation
\[
i = ((p_0)^{-1} \mod p_1^k) \cdot p_0 \cdot i_0 + ((p_1^k)^{-1} \mod p_0) \cdot p_1^k \cdot i_1
\]
uses the CRT to obtain \(x' = y^a z^{i_1}\). As an example, the permutation of the indices for
an input of size 12 is given in Table 4.

We will use this trick for polynomials that have a degree less than half of the size
of the polynomial multiplication. Using the above permutation after zero-padding of a
polynomial of degree 5, the two-dimensional polynomial representation is
\[
a_5x^5 + a_4x^4 + a_3x^3 + a_2x^2 + a_1x + a_0 = (a_2z^2 + a_5z)y^2 + (a_1z + a_4)y + (a_3z^3 + a_0).
\]

We explain the internals of this method for selected parameters in Section 3.1.

3 Approaches

In NIST’s post-quantum cryptography mailing list\(^4\), Bernstein shared cycle counts of an
NTRU Prime implementation on the Haswell architecture\(^5\). The software uses Good’s trick
with an additional CRT map as suggested in [Pol71]. The CRT map allows us to use a
modulus for coefficient-wise operations that is a product of two or more smaller, more NTT-
friendly primes. The implementation utilizes three multiplications in \(\mathbb{Z}_{7681}/(X^{512} - 1)\) and three multiplications in \(\mathbb{Z}_{10753}/(X^{512} - 1)\) together with Good’s trick to perform multiplication in \(\mathbb{Z}_{7681}/(X^{1536} - 1)\) and \(\mathbb{Z}_{10753}/(X^{1536} - 1)\), respectively. Finally, the implementation computes coefficient-wise CRT to perform the multiplication in \(\mathbb{Z}_{82587093}/(X^{1536} - 1)\), which is similar to the polynomial ring used in our implementation.

Bernstein’s method requires us to perform two NTT-based polynomial multiplications,
which is very suitable for the AVX2 vector extensions: The AVX2 extension has special
instructions for performing 16 multiplications of 16-bit inputs, i.e., VPMULLW and VPMULHW,
and Montgomery multiplication can be implemented very efficiently for 16 coefficients
in parallel. However, AVX2 does not have similar instructions for 32-bit integers.
This makes performing two polynomial multiplications with 16-bit base more efficient than one
polynomial multiplication with 32-bit base.

Although the Cortex-M4 architecture also has some special instructions for 16-bit
integers, most instructions operate on 32-bit integers. Hence, performing two polynomial
\(^4\)https://groups.google.com/a/list.nist.gov/forum/#!msg/pqc-forum/XZomSSgV6g8/Eqvn1VdrAgAJ
\(^5\)The code can be found at https://ntruprime.cr.yp.to/ntruprime-haswell-20190712.tar.gz.
multiplications with smaller moduli is not an efficient choice on a Cortex-M4 processor. Instead, we decided to use size 1536 NTTs, size 1620 NTTs, and size 1530 NTTs as described in the following.

### 3.1 Products in $\mathbb{Z}_q[x]/(x^{761} - x - 1)$ using Size 1536 NTT

For the NTRU Prime parameter sets snrup761 and ntrulp761, we have $p = 761$ and $q = 4591$. On a first glance, it seems intuitive to use size 1536 = $2^9 \cdot 3$ NTTs for $p = 761$, because that is the nearest “nice” number suitable for the NTT. But $q = 4591$ does not have roots of order 1536. We can choose between the following options:

1. Interpose rings with roots of unity e.g. of order 64 (Schönhage/Nussbaumer), or
2. Switch to a NTT-friendly ring $\mathbb{Z}_{q'}$, where 1536∤(q' − 1), $q' > 2 \cdot 2295 \cdot 1521$, so that the products in $\mathbb{Z}[x]/(x^{761} - x - 1)$ and in $\mathbb{Z}_{q'}[x]/(x^{761} - x - 1)$ coincide — we find $q' = 6984193 = 4547 \cdot 1536 + 1$, or
3. Use two or more NTT-friendly moduli (e.g. 7681 and 10753) whose product is larger than $2 \cdot 2295 \cdot (2 \cdot 761 - 1)$ as above, then assemble the results using the CRT (i.e., Bernstein’s approach).

**Option 1** replaces multiplications with moves and additions/subtractions, which is beneficial for platforms such as FPGAs, but not the Cortex-M4 with relatively cheap multiplications. **Option 3** would require to run the same size-1536 NTT multiple times, while **Option 2** runs it only once but with larger operands. **In general on the Cortex-M4 using the larger operand is better as long as it is feasible.** The reason is that while loads and additions/subtractions are up to twice as fast for the smaller operand size, the multiplications are not. Therefore, an NTT modulo 7681 or 10753 (16-bit operands) does not cost less than half of an NTT modulo 6984193 (32-bit operands).

**Good’s trick.** When using **Option 2**, we are performing multiplication in $\mathbb{Z}_{q'}[x]/(x^{1536} - 1)$. There are three approaches to do an FFT multiplication of size $3 \cdot 2^k$:

1. Standard Cooley-Tukey FFTs, including one radix-3 stage,
2. Incomplete NTTs, splitting down to degree-2 polynomials, followed by a point multiplication stage modulo $x^2 = -\psi$ for various powers of $\psi$, $2^k$th root of unity, and then a matching incomplete inverse NTT, or
3. Good’s FFT trick [Goo51, Ber], where we set $x = yw$ with $y^{2^{n-1}} = -1 = w^2 + w$.

When applying Good’s trick, each multiplicand $f(x) \in \mathbb{Z}_{q'}[x]/(x^{3 \cdot 2^k} - 1)$ with deg $f < 3 \cdot 2^k$ becomes a polynomial in $\mathbb{Z}_{q'}[y, w]$ with $x^i = y^i \mod 2^{2^k}w \mod 3$, with y-degree less than $2^k$ and $w$-degree less than 3. We may split it as $f_0(y) + f_1(y) + w^2 f_2(y)$ with $f_i(y) \in \mathbb{Z}_{q'}/(y^{2^i} - 1)$. The mapping from the array $a[]$ representing $\sum_{0 \leq i < 3 \cdot 2^k} a_i x^i$ to $b[][]$ representing $\sum_{i=0}^{2^k-1} \sum_{j=0}^i b_{i,j} w^i y^j$ may be referred to as Good’s permutation.

We follow with a size-$2^k$ FFT with respect to the variable $y$ on each multiplicand, represented by three parallel size-$2^k$ NTTs. Then we do “point” multiplication by multiplying together degree-2 polynomials in $w$ modulo $w^3 - 1$, do an inverse size-$2^k$ FFT (represented by three inverse NTTs), and then finally undo Good’s permutation.

The main implementation differences between Approaches 2 and 3 are:

---

*During NTRU Prime encapsulation and decapsulation, one multiplicand $f$ is ternary and the other $c$ has input size between ±2295, and the largest possible magnitude of coefficients for $a = f \in \mathbb{Z}[x]/(x^{761} - x - 1)$ is $a_1 = \{f_{0c1} + f_{1c0}\} + \{f_{1c760} + f_{2c759} + \cdots + f_{756c1}\} + \{f_{2c760} + f_{3c759} + \cdots + f_{760c2}\}$. The main implemen
• In Good’s trick, the size-$2^k$ NTTs have operands continuous in memory (which may allow to use multi-word memory access instructions); in an incomplete NTT, the size-$2^k$ NTTs have their coefficients spaced three indices apart.

• In Good’s trick, point multiplications work with coefficients spaced $2^k$ slots apart in memory, but are modulo $w^3 - 1$. In an incomplete NTT, point multiplications have operands contiguous in memory, but are modulo $x^3 - \psi^i$ for different powers of $\psi$.

After applying Good’s trick, we may also perform a two-dimensional FFT on both $y$ and $w$, which would be three-fold parallel size-$2^k$ NTTs followed by $2^k$ parallel size-3 NTTs. Then “point” multiplication would be just simple modular products, to be followed by an inverse 2-dimensional FFT. This is better than Approach 1 in that in a complete Cooley-Tukey FFT, after the initial radix-3 stage one would have to transform (“twist”) two of the three degree $< 2^k$ polynomials from modulo $x^{2^k} - \omega_3$ and $x^{2^k} - \omega_2^3$ to modulo $x^{2^k} - 1$ by multiplying each coefficient with a different root of unity for the same effect.

Note: Good’s trick is a general statement about a product of coprime groups giving a tensor product of group rings. Given a root of unity of order $3 \cdot 2^k$, multiplication of degree-2 polynomials may be done using size-3 NTTs, but mostly we just need a root of order $2^k$. A significant advantage is that Good’s permutation can usually be achieved “for free” by careful rearrangement of loops and index variables.

### 3.2 Products in $Z_q[x]/(x^{761} - x - 1)$ using Size 1620 NTT

The multiplication of two elements in $Z_q[x]/(x^{761} - x - 1)$ will result in polynomials of degree at most 1520 if it is performed in $Z_q[x]$. One can facilitate this multiplication using an incomplete size 1620 NTT in a manner similar to the polynomial multiplication of Kyber v2 [ABD+19] as described in [BKS19]. Instead of applying the NTT to all of the coefficients $f_i$ of a polynomial $f$, effectively six transforms are used on 270 coefficients at a time. The transformed 1620 NTTs are viewed in 270 groups of 6 (or polynomials of degree 5) as

$$\text{NTT}(f)^{(k)} = (\hat{f}_{6k}, \hat{f}_{6k+1}, \hat{f}_{6k+2}, \hat{f}_{6k+3}, \hat{f}_{6k+4}, \hat{f}_{6k+5}).$$

Polynomial multiplication using this incomplete NTT requires that the point-wise multiplication of these polynomials $\hat{f}^{(k)}$ is performed in a different ring $Z_q[x]/(x^{6} + \psi^{dr_{270}})^{(k)}$ for each coefficient. After applying the six inverse transforms on the product, the resulting polynomial can be projected from $Z_q[x]$ to $Z_q[x]/(x^{761} - x - 1)$. The choice for an incomplete NTT in Kyber v2 was motivated by a change of the underlying field that did no longer include $512\text{th}$ roots of unity. We implemented this approach because it is more generic allowing code generation for an NTT without hand-optimized large-radix butterflies.

### 3.3 Products in $Z_q[x]/(x^{761} - x - 1)$ using Size 1530 NTT

One can also implement a size-1530 NTT for $q = 4591$, since $4591 \equiv 1 \mod 1530$. Although this would be also a mixed-radix implementation, it would require bigger butterfly operations, e.g., radix-17 butterfly. The components of a size-1530 NTT multiplication are radix-17 butterfly, radix-5 butterfly, radix-3 butterfly and radix-2 butterfly. Note that each butterfly should be performed twice forward and once backward, so there is less and less benefit to perform butterflies in the last several stages than just performing multiplication of small degree polynomials. Hence we decided to perform multiplications of degree-9 polynomials rather than performing radix-2 and radix-5 butterflies. As a result, we chose to use another incomplete NTT for the size-1530 NTT, and perform a radix-17 butterfly followed by two radix-3 butterflies for each of the two input polynomials. Then, the multiplication requires to perform 153 point-wise multiplications of degree-9 polynomials in different rings.
Algorithm 7 Signed Barrett reduction using $\beta = 2^{32}$.

**Input:** $a$

**Output:** reduced $a$

1: \text{smmulr} t, a, q^{-1} \triangleright t \leftarrow \left\lfloor \frac{(a \cdot q^{-1}) + 2^{31}}{2^{32}} \right\rfloor$

2: \text{mls} a, t, q, a \triangleright a \leftarrow a - t \cdot q

Algorithm 8 32-bit Montgomery multiplier using $R = 2^{32}, q \cdot q^{-1} \equiv 1 \mod R$.

**Input:** $a, b$

**Output:** $c$

1: \text{smull} c_{\text{low}}, c_{\text{high}}, a, b \triangleright c \leftarrow a \cdot b$

2: \text{mul} t, c_{\text{low}}, q^{-1} \triangleright t \leftarrow c \cdot q^{-1} \mod R$

3: \text{smlal} c_{\text{low}}, c_{\text{high}}, t, q \triangleright c \leftarrow t \cdot q

4 Implementation

In this section, we discuss the implementation of our approaches for polynomial multiplication in NTRU Prime. We integrated our optimizations into the existing state-of-the-art Cortex-M4 implementation of NTRU Prime in the pqm4 project to be able to directly compare our improvements to this implementation. We avoided to use secret dependent branches, and use Barrett and Montgomery modular reductions to ensure the running time is independent from secrets.

**Two-cycle Barrett reduction.** When implementing Barrett reduction for signed integers, the output of the procedure often has some bias in its sign. For example, for any $q$, 32-bit Barrett reduction can be implemented as

$$a \mod q \equiv a - \left( \left\lfloor \frac{a \cdot \beta}{2^{32}} \right\rfloor \cdot q \right)$$

where $\beta = \left\lfloor \frac{2^{32}}{q} \right\rfloor$. Thus, this algorithm cannot reduce numbers between $q$ and $t = 2^{32}$. Actually it can be seen that for $t' = t - q$ the output of the Barrett reduction would be in $(-k \cdot t', q + (k \cdot t'))$. The factor $k$ is determined by the input size of the reduction. $t'$ can be decreased by rounding the result of the division by $\beta$ to the nearest integer. Computing $\beta$ with ceiling changes the sign of the output range, thus the reduction outputs are more likely going to be negative numbers. Usually these are the only two options to tune the output of the Barrett reduction when integers are used.

However, the ARM Cortex-M4 architecture has an extension for rounding the high bits of the multiplication results, which can be used to reduce the output size. This instruction adds $2^{31}$ to the result of the multiplication of two 32-bit integers and returns the most significant 32-bits of the result. Thus, the output of the Barrett reduction is similarly distributed over positive and negative numbers, i.e., its output range is $(-\frac{q + k t'}{2}, \frac{q + k t'}{2})$. Our two-cycle implementation\(^7\) of Barrett reduction can be seen in Algorithm 7.

**32-bit Montgomery multiplier.** While the 32-bit Barrett reduction would be enough for a 16-bit modulus, the output range of the reduction would be bigger than the modulus when it is also 32-bit. Thus, the two-cycle Barrett reduction is not an efficient choice for implementing Good’s trick. However, the Cortex-M4 architecture has also extended multiplication instructions for 32-bit full multiplication preferably accompanied with 64-bit addition. Hence, one can implement a three-cycle Montgomery multiplication for 32-bit integers as in Algorithm 8.

**The first split in the polynomial.** The CRT map starts with $\mathbb{Z}_q/(X^N - 1)$ and splits it into two small polynomials as $\mathbb{Z}_q/(X^{\frac{N}{2}} - 1) \times \mathbb{Z}_q/(X^{\frac{N}{2}} + 1)$. The operations during the

\[^7\]We can easily substitute $-q^{-1}$ and \text{mla} (multiply-add) for $q^{-1}$ and \text{mls} (multiply-subtract).
first layer of the NTT can be simply interpreted as reducing the input polynomial modulo 
\((X^{N^2} - 1)\) and \((X^{N^2} + 1)\).

The mixed-radix NTT starts with the original order of the input polynomial and the 
size of the NTT defined as bigger than twice the degree of the input polynomial. Therefore, 
we do not need to perform any polynomial reduction during the first layer of the NTT.

Good’s trick needs a reordering of the input polynomial to perform three small NTTs. 
Although the size of the multiplication is bigger than twice the degree of the input 
polynomial, one needs to consider the inputs of the small NTTs. The reordering process 
simply distributes the low degree coefficients of the input polynomials to the low degree 
coefficients of each input of the NTTs. Thus, the first layers of all three NTTs can also be 
 omitted.

Using NTT-based multiplication in NTRU Prime. The most obvious optimization for 
NTT-based multiplications is to keep polynomials in NTT domain whenever this is possible. 
Although the secret and public keys can be also kept in NTT domain, our implementation 
needs at least double-sized arrays to represent polynomials in NTT domain. Therefore, we 
only used this optimization inside of the low-level operations. NTRU Prime has such a 
case only in the encryption process: The polynomial \(b\) used in \(bG\) (line 4) and \(bA\) (line 5) 
in Algorithm 5. Thus, we transform \(b\) only once and use the result in NTT domain for the 
two multiplications.

Floating point registers. Microcontrollers of the ARM Cortex-M4 family have only 14 
available general purpose registers, which might cause some additional memory operations 
during NTT computations for register spills. Although our implementation does not make 
use of floating-point operations, there are 32 single-precision floating-point registers. Those 
registers can be used to store commonly used variables to avoid memory-load and -store 
operations. Instead, a \texttt{vmov} instruction is used to transfer data to and from a floating-point 
register, which only takes one cycle in each direction. Another use of those registers is to 
temporarily store the content of the stack pointer and the link pointer in order to make all 
integer registers available for calculations.

4.1 Implementation of Good’s Trick for Size \(1536 = 3 \cdot 2^9\)

Conceptually, using Good’s trick to multiply is first to copy each multiplicand to a 
temporary array and perform Good’s permutation followed by three simultaneous NTTs. 
Then we do “point multiplication” as the small convolutions modulo \(x^3 - 1\). Finally, 
we do three inverse NTTs, the inverse of Good’s permutation, and reductions modulo 
\(q' = 6984193\), \(q = 4591\) and then \(x^{761} - x - 1\). In detail, the implementation is as follows:

- We first apply Good’s permutation \textit{combined} with the initial three NTT levels: If 
  input and temporary arrays are \texttt{in}[] and \texttt{out}[] respectively, we can write Good’s 
  permutation as \(\text{in}[1024i + 513j \mod 1536] \rightarrow \text{out}[i][j]\) via the CRT.

  We take the 8 positions \texttt{out}[i][j], \texttt{out}[i][j + 64], \ldots, \texttt{out}[i][j + 448], load corresponding 
  entries from the input array, and compute the initial levels 0, 1, 2 of the NTT. Since 
  \texttt{out}[i][j] and \texttt{out}[i][j + 256] correspond to entries that are 768 indices apart in the \texttt{in}[] 
  array, at least one starts the NTT as zero. Therefore, for the NTT at level 0 we only 
  need at most \textbf{four} loads of entries (spaced 192 apart) and some negations. However, 
  negations cost nothing, because, as shown in Algorithm 9 and Algorithm 10, the 
  radix-2 butterfly and negated radix-2 butterfly cost exactly same number of cycles.

  We trace the signs and the numbers as in Figure 2 to handle negations and such 
  that for a small input, when multiplied to a root, we use \texttt{mul} and not Montgomery’s 
  multiplication, which saves two instructions each time.
### Algorithm 9 Radix-2 butterfly.

**Input:** $a, b$  
**Output:** $a + b, a - b$  
1: add $a, a, b$  \(\triangleright a \leftarrow a + b\)  
2: sub $b, a, b, LSL#1$  \(\triangleright b \leftarrow a - 2b\)

### Algorithm 10 Negative radix-2 butterfly.

**Input:** $a, b$  
**Output:** $-a + b, -a - b$  
1: rsb $a, a, b$  \(\triangleright a \leftarrow b - a\)  
2: sub $b, a, b, LSL#1$  \(\triangleright b \leftarrow a - 2b\)

---

- For the next three rounds (3, 4, 5) of the NTT, we note that the first eighth (the modulo $x^{64} - 1$ component) uses the same three roots as the previous three layers and we can handle this separately. For the other seven eighths, we do an outer loop, `
`vldm (floating point register load multiple) seven roots, do inner the loop for eight sets of entries (spaced 8 apart) and unroll the code in the `out[0], out[1], out[2]` direction, so that we never need to re-
`vldm` the roots.

- For the last three rounds (6, 7, 8) of the NTT, `vldm` seven roots 64 times and unroll again in the direction of `out[0], out[1], out[2]`. The `vldm` costs 8 cycles for seven loads, and we `vmov` (floating point register move) in those seven values three each for a total of 29 cycles. Loading each root separately would be 42 cycles.

- We do Cooley-Tukey butterflies, computing \((a, b) \mapsto (a + wb, a - wb)\) by first computing \(wb\) via Montgomery multiplication with \(w' = 2^{64}w \mod q'\) as in Algorithm 8 and then add-subtract \((a, wb)\). This can be done in place in only two instructions. The convolution modulo $x^{3} - 1$ is shown in Algorithm 12 using the preparation of registers for Montgomery multiplication from Algorithm 11.

- The inverse NTT also uses Cooley-Tukey butterflies and proceeds almost exactly as above in three rounds of three levels each, except that the indices are permutated, a different roots table is required, and of course level 0 is nontrivial.

---

**Figure 2:** Goods permutation plus the initial rounds.
Algorithm 11 Preparation of registers for Montgomery multiplication.

**Input:** two register names \((R, R')\)

**Output:** \(\text{setMM}(R, R')\), or:

\[
R = 926273535 := -1/q' \mod 2^{32}, R' = q' = 6984193
\]

Algorithm 12 Convolution modulo \(x^3 - 1\) with Montgomery reduction.

**Input:** \(\{A, B\}\), where \(A\) and \(B\) are both \(3 \times 512\) matrices

**Output:** \((Y_0, Y_1, Y_2) = (A_0B_0 + A_1B_2 + A_2B_1, A_0B_1 + A_1B_0 + A_2B_2, A_0B_2 + A_1B_1 + A_2B_0)\)

1: \(\text{setMM}(r2, r3)\) \(\triangleright\) prepare \(r2, r3\) for Montgomery multiplication

2: \(\text{smull lower, temp2, A0, B0}\)

3: \(\text{smlal lower, temp2, A1, B2}\)

4: \(\text{smlal lower, temp2, A2, B1}\)

5: \(\text{mul temp1, lower, r2}\)

6: \(\text{smlal lower, temp2, temp1, r3}\) \(\triangleright\) \(\text{temp2} = A0B0 + A1B2 + A2B1\)

7: \(\text{smull lower, upper, A1, B0}\)

8: \(\text{smlal lower, upper, A0, B1}\)

9: \(\text{smlal lower, upper, A2, B2}\)

10: \(\text{mul temp1, lower, r2}\)

11: \(\text{smlal lower, upper, temp1, r3}\) \(\triangleright\) \(\text{upper} = A1B0 + A0B1 + A2B2\)

12: \(\text{smull lower, A1, A1, B1}\)

13: \(\text{smlal lower, A1, A0, B2}\)

14: \(\text{smlal lower, A1, A2, B0}\)

15: \(\text{mul temp1, lower, r2}\)

16: \(\text{smlal lower, A1, temp1, r3}\) \(\triangleright\) \(A1 = A1B1 + A0B2 + A2B0\)

17: \(\text{store temp2, upper, A1}\) and repeat 512 times (unrolling by 8) \(\triangleright\) rearranged for reducing code size

Algorithms 15 and 16 in Appendix A show assembler code for Cooley-Tukey NTT with three layers and the central loop for reduction to \(\mathbb{Z}_{4591}[x]/(x^{761} - x - 1)\).

### 4.2 Implementation of Mixed-Radix NTT Multiplication

The size \(N\) of a complete NTT has to divide \(q - 1 = 4590 = 2 \cdot 3^3 \cdot 5 \cdot 17\) such that an \(N\)-th root of unity exists in \(\mathbb{Z}_q\). Since the implementation should avoid any polynomial reduction, a natural \(N\) would be \(2 \cdot 3^2 \cdot 5 \cdot 17 = 1530 > 2p\). One visible drawback is the need to implement a radix-17 NTT or butterfly. Another is that every other parameter set would need to be implemented separately, potentially with butterflies with even larger radices and even more complex implementations. Alternatively, a smaller \(N\) can be chosen, with fewer or no large butterflies, if an incomplete mixed-radix NTT is implemented.

**Choices.** We provide two mixed-radix implementations in our work:

1. We implemented size \(N = 270 = 2 \cdot 3^2 \cdot 5\) FFTs involving one radix-2 stage, three radix-3 stages, and one radix-5 stage. To use this for multiplication, we need \(270k \geq 2p - 1 = 1521\), and we see that the smallest \(k = 6\). So the length of our incomplete NTT is 1620. After such an incomplete NTT, component-wise multiplication is not in \(\mathbb{Z}_q\) but in \(\mathbb{Z}_q[X]/(X^6 - \psi_{270})\).

2. We implemented a length-1530 incomplete mixed-radix NTT (Appendix B).
For a mixed-radix NTT implementation, Cooley-Tukey and Gentlemen-Sande butterfly operations can be used as demonstrated in Figure 3. On the one hand, the Gentlemen-Sande butterfly needs to transform all polynomials to \((X^d - 1)\) after each CRT layer, i.e., we need to evaluate the polynomial \((X^N + 1)\) with \(N\)-th root of \(-1\) after the first CRT split. On the other hand, the Cooley-Tukey butterflies need different powers of the \(n\)-th root of unity to compute each output of the butterfly operations. The Cooley-Tukey butterfly can be optimized with the observation that \(\psi_n^{3n} = \psi_3^n\). Thus, multiplication with \(\psi_n^n\) and \(\psi_n^{2n}\) can be moved to the beginning of the butterfly computations to have the same type of multiplication as the Gentlemen-Sande butterfly. However, we would still need to perform modular reduction for the first output more often than with the Gentlemen-Sande butterfly. Hence, we decided to implement Gentlemen-Sande butterflies to optimize register usage and performance of each butterfly operation for the incomplete mixed-radix NTT Option 1, e.g. the implementation which comprises only small radixes. But the radix-17 implementation requires a sum of 17 variables for the first output, thus Gentlemen-Sande butterfly also requires modular reduction for all of its output. Therefore, we decided to implement Cooley-Tukey butterflies to combine all multiplications with Rader’s trick for the incomplete mixed-radix Option 2. The ARM Cortex-M4 architecture has special instructions (\texttt{smlad(x)}, \texttt{smuad(x)}, \texttt{smlsd(x)}, \texttt{smusd(x)}) that can perform two 16-bit signed multiplications plus one or two 32-bit additions/subtractions in one cycle. Thus the Cooley-Tukey type butterfly can compute each output in one cycle for radix-3 as in Gentlemen-Sande type butterfly before the modular reductions. In our implementation Option 1, in addition to radix-3 butterflies (see Figure 3), we also needed radix-2 and radix-5 butterflies as shown in Figure 4. On the other hand, in the implementation Option 2, we need Cooley-Tukey version of radix-3 from Figure 3 together with the radix-17 implementation described in Appendix B.
Algorithm 13 Radix-3 butterfly $w = \psi_3^{|t|}$.

**Input:** $a_0, a_{1,2} = a_2 \mid a_1$ where $\psi_3$ 3rd root of unity, $t_0 = 0\times00010001$

**Output:** reduced $a_0 = a_0 + a_1 + a_2$, $a_{1,2} = a_0 + \psi_3^{|t|} \cdot a_1 + \psi_3^{|t|} \cdot a_2 | a_0 + \psi_3^{|t|} \cdot a_1 + \psi_3^{|t|} \cdot a_2$

1. `smlad` $t_0, a_{1,2}, t_0, a_0$ \(\triangleright t_0 \leftarrow a_0 + a_1 + a_2\)
2. `smlad` $t_1, a_{1,2}, w, a_0$ \(\triangleright t_1 \leftarrow a_0 + \psi_3 \cdot a_1 + \psi_3^{|t|} \cdot a_2\)
3. `smladx` $t_2, a_{1,2}, w, a_0$ \(\triangleright t_2 \leftarrow a_0 + \psi_3^{|t|} \cdot a_1 + \psi_3^{|t|} \cdot a_2\)
4. `smmulr` $t_0, t_0, q^{-1}$ \(\triangleright \text{reduce } t_0\)
5. `mls` $a_0, t, q, t_0$
6. `smmulr` $t_1, t_1, q^{-1}$ \(\triangleright \text{reduce } t_1\)
7. `mls` $t_1, t, q, t_1$
8. `smmulr` $t_2, t_2, q^{-1}$ \(\triangleright \text{reduce } t_2\)
9. `mls` $t_2, t, q, t_2$
10. `pkhbt` $a_{1,2}, t_1, t_2, LSL\#16$ \(\triangleright a_{1,2} \leftarrow t_2 | t_1\)

**Implementation of radix-3 and radix-5 butterflies.** Since the `smlad/smladx` instructions perform very similar computations as required for the radix-3 and radix-5 butterflies, we packed the inputs of the butterflies to be able to use these instructions. Algorithm 13 shows that the radix-3 butterfly operation takes only three cycles when it is possible to omit modular reductions. Note that $t_1$ and $t_2$ must be multiplied with some powers of $\psi_n$ to compute the actual output of the butterfly.

Radix-5 butterflies involve more computation, but still benefit from the `smlad` instruction. Even without any reduction operations, the butterfly operation in Algorithm 14 involves ten `smlad` instructions to compute intermediate results. Another optimization would be to pack odd and even powers of $\psi_5$ into separated registers, but the low number of available registers prevents this optimization on the Cortex-M4. Hence, we opted for packing these values during the butterfly operation.

**Implementation of radix-17 butterfly.** The radix-17 butterfly can be seen as a size-17 NTT. Thus, Rader’s trick can be applied to transform it into a polynomial multiplication in $\mathbb{Z}_q/(X^{16} - 1)$. Since $X^3$ exists modulo $q$, CRT can be used to split the ring as $\mathbb{Z}_q/(X^3 - 1) \times \mathbb{Z}_q/(X^8 + 1)$. One can also use CRT for the $\mathbb{Z}_q/(X^8 - 1) = \mathbb{Z}_q/(X^4 - 1) \times \mathbb{Z}_q/(X^4 + 1)$ to reduce the size of the multiplications even further. Note that using CRT for $\mathbb{Z}_q/(X^4 + 1)$ requires $\sqrt{-1}$ modulo $q$, which does not exist for $q = 4591$. After the above CRT map, we perform two 4-by-4 and an 8-by-8 polynomial multiplications to apply Rader’s trick. We describe the implementation of the radix-17 butterfly in more detail in Appendix B.

**Base multiplication for degree-5 polynomials.** The final component-wise multiplication becomes a multiplication in $\mathbb{Z}_q/(X^6 - \psi_1^{270})$. We implemented this using a $O(n^2)$ schoolbook multiplication routine. Similar to the radix-5 butterfly operation, multiplications for even and odd indices of the output are combined together. The even indices require an even number of multiplications with $\psi_1^{270}$. Thus, they can be packed together to use the `smladx` instruction. We compute the odd indexed coefficients of $a \cdot b$ where $a = a_0 + a_1 x + a_2 x^2 + a_3 x^3 + a_4 x^4 + a_5 x^5$ and $b = b_0 + b_1 x + b_2 x^2 + b_3 x^3 + b_4 x^4 + b_5 x^5$, then compute the even indexed coefficients by transforming $a$ to $a' = a_5 \psi_1^{270} + a_0 x + a_1 x^2 + a_2 x^3 + a_3 x^4 + a_4 x^5$ and then compute the odd indices of $a' \cdot b$.

**Merging layers in mixed-radix NTT.** Merging the radix-p_1 and radix-p_2 butterfly layers involves $p_1 \cdot p_2$ coefficients. Although we can use 32-bit registers, our butterfly implementations above make use of 16-bit multiplications. In addition to this, we can only allow the coefficients to grow to 12 times the input size before performing a modular reduction. Considering the number of available registers, we can therefore not merge a radix-3 and
Algorithm 14 Radix-5 butterfly \( w_0 = \psi_5^2 | | \psi_5 \) and \( w_1 = \psi_5^4 | | \psi_5^3 \).

**Input:** \( a_0, a_1 = a_2 | | a_1, a_3 = a_4 | | a_3 \) where \( \psi_5 \) is fifth root of unity

**Output:** reduced

\[
\begin{align*}
    a_0 &= t_1 = a_0 + a_1 + a_2 + a_3 + a_4 \\
    a_1 &= t_2 = a_0 + \psi_5 \cdot a_1 + \psi_5^2 \cdot a_2 + \psi_5^3 \cdot a_3 + \psi_5^4 \cdot a_4 \\
    a_2 &= t_3 = a_0 + \psi_5^4 \cdot a_1 + \psi_5^3 \cdot a_2 + \psi_5^2 \cdot a_3 + \psi_5 \cdot a_4 \\
    a_3 &= t_4 = a_0 + \psi_5^3 \cdot a_1 + \psi_5^2 \cdot a_2 + \psi_5 \cdot a_3 + a_4 \\
    a_4 &= t_5 = a_0 + \psi_5 \cdot a_1 + \psi_5^2 \cdot a_2 + \psi_5^3 \cdot a_3 + \psi_5^4 \cdot a_4 \\
\end{align*}
\]

1: \texttt{mov} \( t_0, \#65537 \)
2: \texttt{smlad} \( t_1, a_{1,2}, t_0, a_0 \)
3: \texttt{smlad} \( t_1, a_{3,4}, t_0, t_1 \)
4: \texttt{smlad} \( t_2, a_{1,2}, w_0, a_0 \)
5: \texttt{smlad} \( t_2, a_{3,4}, w_1, t_2 \)
6: \texttt{smladx} \( t_3, a_{1,2}, w_1, t_0 \)
7: \texttt{smladx} \( t_3, a_{3,4}, w_0, t_3 \)
8: \texttt{pkhtb} \( w_2, w_0, LSL\#16 \)
9: \texttt{pkhtb} \( w_3, w_1, w_0, ASR\#16 \)
10: \texttt{smlad} \( t_4, a_{1,2}, w_3, a_0 \)
11: \texttt{smlad} \( t_4, a_{3,4}, w_2, t_4 \)
12: \texttt{smladx} \( t_5, a_{1,2}, w_2, a_0 \)
13: \texttt{smladx} \( t_5, a_{3,4}, w_3, t_5 \)
14: Plus reduction and packing as in Algorithm 13.

A radix-5 butterfly. In our implementation, we have one radix-2, three radix-3, and one radix-5 layer. Hence, the only way to merge layers is merging the radix-2 and one radix-3 layer, as well as merging the other two radix-3 layers together.

5 Evaluation

The pqm4 framework provides an infrastructure for measuring the execution time of cryptographic primitives on a Cortex-M4 microprocessor. The framework measures the number of cycles required for key generation, key encapsulation, and key decapsulation. Furthermore, the framework also provides an infrastructure to measure the stack memory used by different implementations.

We compare our results with implementations provided by the pqm4 project. The current state-of-the-art implementation of NTRU Prime for Cortex-M4 by Yang et al.\(^8\) (referred to as “Toom-Cook”) is using Toom-Cook multiplication and has been part of the pqm4 library since April 2020\(^9\) as mentioned in Section 1.

The cycle counts of the different optimized implementations of polynomial multiplication are shown in Table 5. When compared to the Toom-Cook implementation, our implementation using Good’s trick and the first mixed-radix implementation are 30% faster. The second and more generic mixed-radix implementation is 17% faster. All implementations provide a special NTT version for polynomials with coefficients in \([-1, 0, 1]\). Thus, the cycle counts provided for the NTT are an average of an NTT with input coefficients modulo \( q \) and with sparse inputs where non-zero coefficients can be only \( \pm 1 \).

\(^{8}\)https://groups.google.com/a/list.nist.gov/forum/#!topic/pqc-forum/FHAMYa-m2hY
\(^{9}\)https://github.com/mupq/pqm4/ commit e1c6949ecabf7d03
Table 5: Cycle counts for operations during polynomial multiplication.

<table>
<thead>
<tr>
<th>Mult.</th>
<th>Toom-Cook</th>
<th>Good’s Trick</th>
<th>Mixed Radix (1)</th>
<th>Mixed Radix (2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>NTT</td>
<td>—</td>
<td>42,937</td>
<td>37,810</td>
<td>50,992</td>
</tr>
<tr>
<td>Basemul</td>
<td>—</td>
<td>13,583</td>
<td>25,641</td>
<td>18,717</td>
</tr>
<tr>
<td>invNTT</td>
<td>—</td>
<td>59,850</td>
<td>51,045</td>
<td>64,450</td>
</tr>
<tr>
<td>Polymul</td>
<td>223,871</td>
<td>159,176</td>
<td>152,177</td>
<td>185,010</td>
</tr>
</tbody>
</table>

Table 6: Cycle count and memory use comparison. G: Keygen, E: Encaps, D: Decaps.

<table>
<thead>
<tr>
<th></th>
<th>Toom-Cook</th>
<th>Good’s Trick</th>
<th>Mixed Radix (1)</th>
<th>Mixed Radix (2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ntrulpr761</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G:</td>
<td>823,655</td>
<td>735,168</td>
<td>731,301</td>
<td>760,947</td>
</tr>
<tr>
<td>E:</td>
<td>1,309,214</td>
<td>1,110,628</td>
<td>1,101,938</td>
<td>1,153,722</td>
</tr>
<tr>
<td>D:</td>
<td>1,491,900</td>
<td>1,214,546</td>
<td>1,199,460</td>
<td>1,284,253</td>
</tr>
<tr>
<td>ntrulpr761</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G:</td>
<td>28,468</td>
<td>19,356</td>
<td>13,392</td>
<td>13,752</td>
</tr>
<tr>
<td>E:</td>
<td>34,740</td>
<td>32,288</td>
<td>23,000</td>
<td>23,536</td>
</tr>
<tr>
<td>D:</td>
<td>39,700</td>
<td>35,048</td>
<td>31,880</td>
<td>32,776</td>
</tr>
<tr>
<td>sntrup761</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G:</td>
<td>10,901,785</td>
<td>10,787,337</td>
<td>10,777,811</td>
<td>10,808,526</td>
</tr>
<tr>
<td>E:</td>
<td>789,442</td>
<td>701,612</td>
<td>694,000</td>
<td>726,930</td>
</tr>
<tr>
<td>D:</td>
<td>742,182</td>
<td>586,244</td>
<td>571,895</td>
<td>637,286</td>
</tr>
<tr>
<td>sntrup761</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G:</td>
<td>66,100</td>
<td>61,460</td>
<td>66,156</td>
<td>66,428</td>
</tr>
<tr>
<td>E:</td>
<td>28,612</td>
<td>19,516</td>
<td>13,560</td>
<td>13,912</td>
</tr>
<tr>
<td>D:</td>
<td>31,452</td>
<td>23,148</td>
<td>18,504</td>
<td>18,872</td>
</tr>
</tbody>
</table>

In Table 6, we provide high-level cycle counts for the main operations of NTRU Prime as well as the stack usage of our implementations compared to the Toom-Cook implementation, which contains assembly-optimized implementations of selected functions in the NTRU-Prime scheme. It provides Toom-Cook based polynomial multiplication in both $R/q$ and $R/3$. In our implementation, we only optimized the multiplication operation for polynomials in $R/q$. Although multiplication in $R/3$ can also use our implementations with a similar approach as described in Section 3.1, it has small coefficients as inputs. The implementation in the Toom-Cook version is optimized in a way that reduces computational overhead based on this property, while NTT based multiplication brings additional modular reductions in selected moduli. Hence we used the existing polynomial multiplication in $R/3$ from the Toom-Cook version.

Unlike other lattice-based schemes such as Kyber [BKS19], NTRU Prime is computationally intensive and the time spent in the generation of random bit strings (measured as “hashing” in the pqm4 library) takes only around 20% of the total running time for ntrulpr761 and only 1% for sntrup761 instead of more than 54% for Kyber. Although the generation of random bit strings takes a small fraction of the running time of the scheme, the most computing intensive operations are integer sorting and polynomial inversion, but not basic arithmetic operations. The effect of this can be seen in the key-generation operation of sntrup761, which computes two polynomial inversions in addition to integer sorting used to randomly shuffle indices of polynomials that are part of the secret key.

Although the Toom-Cook implementation uses an efficient inversion algorithm proposed
by Bernstein and Yang in [BY19], the key generation still is dominated by the time spent on the generation of polynomials instead of arithmetic operations on them. As a result, our implementations show less than 1% speed-up during key generation (G) of sntrup761, while our implementations show improvements for encapsulation (E) and decapsulation (D) respectively of E: 10% and D: 22% using Good’s trick or mixed radix implementation of size 1530 NTT as well as E: 5% and D: 10% using the size 1620 mixed radix version.

The ntrulpr761 key generation requires no polynomial inversion. Thus, we are able to see the effect of our implementations better in this scheme. Our versions using Good’s trick and mixed radix (1) have G: 10%, E: 15%, and D: 20% speed improvements in key generation, encapsulation, and decapsulation respectively compared to the Toom-Cook based implementation. Furthermore, the mixed radix (2) implementation has a speed-up of G: 5%, E: 10%, and D: 11% for the same operations.

Since, except for polynomial multiplication, we mostly used existing code from the Toom-Cook implementation, the differences in the cycle counts of the key generation in ntrulpr761 are exactly the difference of the polynomial multiplication between our implementations and the Toom-Cook version. The encapsulation primitive in ntrulpr761 requires two multiplications with a common multiplier and thus the difference is as big as the difference of two polynomial multiplications plus the time spent for one NTT. Because decapsulation uses encapsulation as a part of the Fujisaki-Okamoto transform, the difference can be calculated in a similar fashion.

6 Conclusion

In this paper, we present three efficient and constant-time implementations of the two NTRU Prime schemes Streamlined NTRU Prime and NTRU LP’Rime. Considering the parameter sets of NTRU Prime with \( p = 761 \) and \( q = 4591 \), our implementation using Good’s trick overall has slightly better performance when comparing with the mixed-radix version but requires 32-bit multipliers and noticeably more memory, which might be an issue on constrained devices or platforms like Cortex-M3-based platforms that have no constant-time 32-bit multiplier. The mixed-radix version has very close performance and it requires less memory as well as it can be implemented with smaller multipliers.

Another difference of our three implementation approaches is their applicability. Our fast mixed-radix implementation is mostly parameter-set specific and it requires a new design for other parameters of NTRU Prime. The version using Good’s trick can be used for more than one parameter set of NTRU Prime when the selected \( q' \) and \( N_1 \) cover the full multiplication for the target polynomial. For example, NTRU Prime has another parameter set with \( p = 653 \) and \( q = 4621 \). Using a similar calculation as described in Section 3.1 with \( q' = 6984193 \), which is larger than \( 4 \cdot 2310 \cdot 653 = 6033720 \), and \( N_1 = 1536 \), which is larger than \( 2 \cdot 653 \), one can see that almost the same implementation can be used for this parameter set by only changing the last polynomial reduction. However, the mixed-radix version for the same polynomial with \( q - 1 = 4620 = 2^2 \cdot 3 \cdot 5 \cdot 7 \cdot 11 \) will require more adjustments since the \( q \) is different. Although Good’s trick has more flexibility, the third parameter set of NTRU Prime needs different choices for \( q' \) and \( N_1 \) and therefore a new implementation is required to apply this approach.

As a result, we recommend to use Good’s trick for larger systems, e.g., CPU’s with vector extensions, or for supporting more than one parameter set to reduce engineering effort. Furthermore, we recommend to use the mixed-radix version for smaller microcontrollers, FPGA implementations, and hardware accelerators, where only small multipliers are available, and for finite-field instruction-set extensions using small multipliers as discussed in [AEL+20]. Both approaches presented in this paper are suitable for other NTRU Prime parameter sets. Since Good’s trick would also work for mixed-radix NTT, it would be interesting to combine the two techniques in the mixed-radix approach.
Acknowledgements

This research work has been partly funded by the German Federal Ministry of Education and Research and the Hessen State Ministry for Higher Education, Research and the Arts within their joint support of the National Research Center for Applied Cybersecurity ATHENE and by the German Federal Ministry of Education and Research under the project “QuantumRISC” (ID 16KIS1033K) [Qua20]. The work of Erdem Alkim was partially carried out during his tenure of the ERCIM ‘Alain Bensoussan’ Fellowship Programme. Taiwanese authors were supported by Taiwan Ministry of Science and Technology Grants 108-2221-E-001-008 and 109-2221-E-001-009-MY3, Sinica Investigator Award AS-IA-109-M01, Executive Yuan Data Safety and Talent Cultivation Project.

References


Polynomial Multiplication in NTRU Prime


Appendix

A Algorithms

Algorithm 15 Cooley-Tukey NTT with three layers. Note: The code for small inputs has no Montgomery in Layer 1 and in some part of Layer 2.

Input: \( \{a_0, \ldots, a_7\}, \{\omega'_0, \ldots, \omega'_6\} \) where \( \omega'_i = (2^{32}\omega_i \mod q') \) each in a float register

Output: \( \{a''_0, \ldots, a''_7\} \) where

\[
\begin{align*}
    a''_0 &= a'_0 + \omega_3a'_1 \\
    a''_1 &= a'_0 - \omega_3a'_1 \\
    a''_2 &= a'_2 + \omega_3a'_1 \\
    a''_3 &= a'_1 + \omega_3a'_1 \\
    a''_4 &= a'_4 + \omega_5a'_3 \\
    a''_5 &= a'_3 - \omega_3a'_1 \\
    a''_6 &= a'_4 - \omega_5a'_3 \\
    a''_7 &= a'_6 - \omega_0a'_7
\end{align*}
\]

1: \((r_4, \ldots, r_{11}) = (a_0, \ldots, a_7) \)
2: setMM\((r_3, r_2)\) \(\triangleright\) prepare \(r_3, r_2\) for Montgomery multiplication
3: vmov \(r_1 = \omega'_0\) \(\triangleright\) butterflies \((r_4 \leftrightarrow r_8), (r_5 \leftrightarrow r_9), (r_6 \leftrightarrow r_{10}), (r_7 \leftrightarrow r_{11})\) below
4: smul \(r_{12}, r_8, r_8, r_1\)
5: mul \(r_{14}, r_{12}, r_3\)
6: smlal \(r_{12}, r_8, r_{14}, r_2\)
7: smull \(r_{12}, r_9, r_9, r_1\)
8: mul \(r_{14}, r_{12}, r_3\)
9: smull \(r_{12}, r_9, r_{14}, r_2\)
10: smull \(r_{12}, r_{10}, r_{10}, r_1\)
11: mul \(r_{14}, r_{12}, r_3\)
12: smlal \(r_{12}, r_{10}, r_{14}, r_2\)
13: smull \(r_{12}, r_{11}, r_{11}, r_1\)
14: mul \(r_{14}, r_{12}, r_3\)
15: smlal \(r_{12}, r_{11}, r_{14}, r_2\)
16: add \(r_4, r_8\)
17: add \(r_5, r_9\)
18: add \(r_6, r_{10}\)
19: add \(r_7, r_{11}\)
20: sub \(r_8, r_4, r_8, lsl \#1\)
21: sub \(r_9, r_5, r_9, lsl \#1\)
22: sub \(r_{10}, r_6, r_{10}, lsl \#1\)
23: sub \(r_{11}, r_7, r_{11}, lsl \#1\)
24: vmov \(r_1 = \omega'_0\) then repeat for butterflies \((r_4 \leftrightarrow r_6), (r_5 \leftrightarrow r_7)\)
25: vmov \(r_1 = \omega'_0\) then repeat for butterflies \((r_8 \leftrightarrow r_{10}), (r_9 \leftrightarrow r_{11})\)
26: vmov \(r_1 = \omega'_0\) then repeat for butterfly \((r_4 \leftrightarrow r_5)\)
27: vmov \(r_1 = \omega'_0\) then repeat for butterfly \((r_6 \leftrightarrow r_7)\)
28: vmov \(r_1 = \omega'_0\) then repeat for butterfly \((r_8 \leftrightarrow r_9)\)
29: vmov \(r_1 = \omega'_0\) then repeat for butterfly \((r_{10} \leftrightarrow r_{11})\)
30: \(\triangleright\) rearranged for reducing code size,
31: \(\triangleright\) if \(\omega = \pm 1\) then no multiplications
Algorithm 16 Central Loop to reduce to \( \mathbb{F}_{4591}[x]/(x^{561} - x - 1) \) and to pack the result.

**Input:** \( \{a_i, \ldots, a_{i+5}\} \cup \{a_i+760, \ldots, a_i+766\} \)

**Output:** \( \{a^\prime_{i+1} || a^\prime_{i+2} \vert\vert a^\prime_{i+3} \vert\vert a^\prime_{i+4} \vert\vert a^\prime_{i+5} \vert\vert a^\prime_{i+6} \} \) where

\[
\begin{align*}
a^\prime_i &= (a_i + a_{i+760} + a_{i+761})/512 \text{ mod } 4591, \\
a^\prime_{i+1} &= (a_{i+1} + a_{i+761} + a_{i+762})/512 \text{ mod } 4591, \\
a^\prime_{i+2} &= (a_{i+2} + a_{i+762} + a_{i+763})/512 \text{ mod } 4591, \\
a^\prime_{i+3} &= (a_{i+3} + a_{i+763} + a_{i+764})/512 \text{ mod } 4591, \\
a^\prime_{i+4} &= (a_{i+4} + a_{i+764} + a_{i+765})/512 \text{ mod } 4591, \\
a^\prime_{i+5} &= (a_{i+5} + a_{i+765} + a_{i+766})/512 \text{ mod } 4591.
\end{align*}
\]

1: \( r_1 = (2^{32})^2/512 \text{ mod } 4591 \)
2: \( \triangleright \) Calculate \( r_4 = a^\prime_{i+1}||a^\prime_i \) using \( (r_4, r_5, r_{10}, r_7, r_8) \) while doing \( \text{setMM}(r_6, r_7) \)
3: \( (r_4, r_5, r_{10}, r_7, r_8) = (a_i, a_{i+1}, a_{i+760}, a_{i+761}, a_{i+762}) \)
4: \( \text{add}, r_4, r_{10} \)
5: \( \text{add}, r_4, r_7 \)
6: \( \text{add}, r_5, r_7 \)
7: \( \text{add}, r_5, r_8 \)
8: \( \text{setMM}(r_6, r_7) \)
9: \( \text{smull} r_{10}, r_4, r_4, r_1 \)
10: \( \text{mul} r_{14}, r_{10}, r_6 \)
11: \( \text{smul}l r_{10}, r_4, r_4, r_7 \)
12: \( \text{smull} r_{10}, r_5, r_5, r_1 \)
13: \( \text{mul} r_{14}, r_{10}, r_6 \)
14: \( \text{smul}l r_{10}, r_5, r_{14}, r_7 \)
15: \( \text{vmov} r_{14}, s_{13} \)
16: \( \text{cmp} r_4, r_{14} \)
17: \( \text{it gt} \)
18: \( \text{subgt} r_4, r_{11} \)
19: \( \text{cmn} r_4, r_{14} \)
20: \( \text{it lt} \)
21: \( \text{addlt} r_4, r_{11} \)
22: \( \text{cmp} r_5, r_{14} \)
23: \( \text{it gt} \)
24: \( \text{subgt} r_5, r_{11} \)
25: \( \text{cmn} r_5, r_{14} \)
26: \( \text{it lt} \)
27: \( \text{addlt} r_5, r_{11} \)
28: \( \text{smmulr} r_{14}, r_4, r_{12} \)
29: \( \text{mls} r_4, r_{14}, r_{11}, r_4 \)
30: \( \text{smmulr} r_{14}, r_5, r_{12} \)
31: \( \text{mls} r_5, r_{14}, r_{11}, r_5 \)
32: \( \text{pkbbt} r_4, r_4, r_5, \text{ls1} \# 16 \)
33: Repeat to calculate \( r_5 = a^\prime_{i+3}||a^\prime_{i+2} \) using \( (r_5, r_6, r_8, r_7, r_9) \), doing \( \text{setMM}(r_7, r_8) \)
34: Repeat to calculate \( r_6 = a^\prime_{i+5}||a^\prime_{i+4} \) using \( (r_6, r_7, r_9, r_8, r_{10}) \), doing \( \text{setMM}(r_8, r_9) \)
35: \( \triangleright \) head and tail cases are handled separately
B  Radix-17 Butterfly and Size-1530 Incomplete NTT

By Rader’s trick, we can rearrange the coefficients $f_i$ of a polynomial $f$ and the indices of the 17th-root of unity $\psi^k$ to compute the discrete Fourier transform (DFT) $F_j$ with a cyclic convolution and some additions. The order of $f_i$ and $\psi^k$ is

$$\hat{f} = (f_{11}, f_{15}, f_5, f_{13}, f_{10}, f_9, f_3, f_0, f_2, f_{12}, f_4, f_7, f_8, f_{14}, f_{16})$$

$$\hat{\psi} = (\psi^1, \psi^3, \psi^9, \psi^{10}, \psi^{13}, \psi^5, \psi^{15}, \psi^{11}, \psi^{16}, \psi^8, \psi^7, \psi^{12}, \psi^2, \psi^6).$$

The cyclic convolution can be viewed as performing a polynomial multiplication $\hat{f} \ast \hat{\psi}$ in $\mathbb{Z}_p[x]/(x^{10} - 1)$. By using the FFT trick, we implement the efficient polynomial multiplication and get $\hat{F}_j$, which are the points of DFT minus $f_0$ as

$$\hat{F}_j = F_j - f_0 = \sum_{i=1}^{16} f_i \psi^{j_i}, j \in \{1, ..., 16\}$$

with order $(\hat{F}_{14}, \hat{F}_8, \hat{F}_7, \hat{F}_4, \hat{F}_{12}, \hat{F}_5, \hat{F}_1, \hat{F}_3, \hat{F}_9, \hat{F}_{10}, \hat{F}_{13}, \hat{F}_5, \hat{F}_{15}, \hat{F}_{11}, \hat{F}_{16}).$

We can obtain $F_j$ by adding a 16-dimensional vector $\hat{x}$ to the result above with $\hat{x} = (x_i)_i$, where $x_i = f_0$ for $i \in \{1, ..., 16\}$.

Finally, we calculate $F_0 = \sum_{i=0}^{16} f_i$ and we get all the points of a DFT. That is how we do a radix-17 FFT. During the forward radix-17 NTT, also, we only need to load the first 8 or 9 coefficients into registers just as in Section 4.

We can further apply CRT to reduce the multiplications needed (cf. Section 2.2.1). After we apply the CR map of $(x^{16} - 1)$ to $(x^8 - 1) \ast (x^8 + 1)$ and $(x^8 - 1)$ to $(x^4 - 1) \ast (x^4 + 1)$, we just need to do 96 multiplications for two 4-by-4 and one 8-by-8 polynomial convolutions.

In using the CRT to compute convolutions $(P_0(x) \mod (x^8 - 1), P_1(x) \mod (x^8 + 1))$ and converting back to mod$(x^{16} - 1)$ to a result $g$, we have to multiply by $2^{-1}$ twice since

$$g = 2^{-1}(P_0(x) + P_1(x)) + [2^{-1}(P_0(x) - P_1(x))]x^8,$$

$$\hat{P}_0(x) = (\hat{f}_0(x) + \hat{f}_1(x)) \ast (\hat{\psi}_0(x) + \hat{\psi}_1(x))$$

$$\hat{P}_1(x) = (\hat{f}_0(x) - \hat{f}_1(x)) \ast (\hat{\psi}_0(x) - \hat{\psi}_1(x)).$$

Since $\hat{\psi}$’s are known, we can multiply by $2^{-1}$ in advance, store the intermediate result and get the same final result without those multiplications as

$$g = \hat{P}_0(x) + \hat{P}_1(x) + (\hat{P}_0(x) - \hat{P}_1(x))x^8,$$

$$\hat{P}_0(x) = 2^{-1}P_0(x) = (\hat{f}_0(x) + \hat{f}_1(x)) \ast \left(2^{-1}(\hat{\psi}_0(x) + \hat{\psi}_1(x))\right)$$

$$\hat{P}_1(x) = 2^{-1}P_1(x) = (\hat{f}_0(x) - \hat{f}_1(x)) \ast \left(2^{-1}(\hat{\psi}_0(x) - \hat{\psi}_1(x))\right).$$

The same technique is also applied in mapping $(x^4 - 1) \ast (x^4 + 1)$ to $(x^8 - 1)$. This is why we can perform a very efficient radix-17 butterfly on the Cortex-M4 architecture.

If $A(x) = \sum_{i=0}^{1529} a_i x^i$ is a polynomial in a ring $\mathbb{Z}_q[x]/(x^{1530} - 1)$, we may use radix-17 butterflies and the CRT to map the $A(x)$ to the 17 degree-89 polynomials $B_i(x) = \sum_{j=0}^{89} b_{i,j} x^i, i \in \{0, \ldots, 16\}$, where $B_i(x) = A(x) \mod (x^{90} - \psi^i)$. We can now view $\sum_{i=0}^{16} a_{90i} x^i$ as a degree-16 polynomial and apply radix-17 FFT to get all the constant terms of the 17 polynomials $B_i$, then the same for $\sum_{i=0}^{16} a_{90i+1} x^i$ to get the linear term of the $B_i$’s, and so on with all 1530 points in 90 radix-NTT’s.
B.1 Radix-3 butterfly stages and Base Multiplication

After performing the radix-17 butterfly, we do two radix-3 butterflies (merged). Then there are 153 point-wise multiplications of degree-9 polynomials. The 153 point-wise multiplications are performed in different rings $\mathbb{Z}_q[x]/(x^{10} - \psi_i)$, so we have to hold different $\psi_i$ for each point-wise multiplication. The implementation of the radix-3 butterfly is the same as the one mentioned for length-1620 incomplete NTT. The polynomial multiplications in different rings are simple schoolbook multiplications with Montgomery modular multiplication to save one register compared to Barrett reduction.

C The sntrup761 Polynomial Multiplications on pqm4

The sntrup761 code on the pqm4 Github repository [KRSS19], commit e1c6949eafbf7d93, adopts a single/two-level Toom-4 over a $4m$-by-$4m$ hybrid multiplication for its polynomial multiplications over $\mathbb{Z}/45912$. We describe this hybrid multiplication and the assembly-level optimizations in this Toom-4 implementation. Each coefficient is of 16 bits unless otherwise specified.

Hybrid Multiplication. sntrup761 uses a snakelike hybrid multiplication. The building block is a four-by-four product. In Figure 5a, $a_0, a_1, a_2, a_3$ are four consecutive coefficients (in ascending order of degree) from one input polynomial, and $b_0, b_1, b_2, b_3$ from the other. $(a_0, a_1), (a_2, a_3), (b_0, b_1), (b_2, b_3)$ together occupy four registers. This product leads to seven (partial) products, each of which occupies one register to avoid overflow. This building block is optimal in size since ARM Cortex-M4 has 14 general-purpose registers, and so far 11 of them are in use.

Instructions smuad($x$)/smlad($x$) completes two 16-bit multiplications and one/two 32-bit additions at once [ARM14]. Therefore, we should replace as many smulbb/smultt and smlabb/smlatt with these SIMD instructions as possible. Figure 5a shows the optimal arrangement: six SIMD instructions and four normal multiplications/multiply-and-accumulates. To summarize, an independent building block needs four ldr, one pkhbt, ten multiplication instructions, seven 32-bit modular reductions, and seven str.

To facilitate the understanding of the snakelike hybrid multiplication, Figure 5b presents a 12-by-12 toy example. It contains nine building blocks, and the labels indicate the
order that the hybrid multiplication follows to visit each block. Based on this order and the diagonal each block lies on, the toy example corresponds to a tuple of tuples ((1), (2, 3), (4, 5, 6), (7, 8), (9)). Now each building block is no longer independent: Take (2, 3) and (4, 5, 6) as an example. Block 3 should add its output coefficients to those of Block 2, Block 5 to those of Block 4, and Block 6 to those of Block 4 plus Block 5. Furthermore, Block 4 should add its three lowest-order output coefficients to the three highest-order output coefficients of Block 2 plus Block 3.

Notice also through this example, that the hybrid multiplication only stores the output coefficients when it goes through a child tuple, and that the hybrid multiplication only stores the three lowest-order output coefficients from that child tuple (if the first building block is Block 9, then the three highest-order). Finally, the reason behind the snakelike pattern is to reuse the four input coefficients on the same side and save two load operations when switching between child tuples.

**Toom-4 Optimizations.** Here the discussion focuses on the Toom-specific optimization techniques. Common techniques like instruction alignment, consecutive load/store, the use of floating-point registers, etc. are out of scope. However, developers should still keep both kinds of optimization techniques in mind.

Most of the optimizations are about the evaluation and interpolation arithmetics. Since some essential \texttt{sntrup761} polynomial multiplications deal with an $R/4591$ input and a Short input, there are two different ways to implement fast evaluation arithmetics. In contrast, the results from the lower-level polynomial multiplications are so general that we consider them $R/4591$ elements regardless of the input coefficient types. Thus, the interpolation arithmetics are always the same. The \texttt{sntrup761} Toom-4 evaluates its inputs at 0, $\pm 1, \pm 2, \pm 1/2, \infty$ and employs the inverse matrix multiplication for interpolation, because on ARM Cortex-M4, most if not all arithmetic operations cost one clock cycle [ARM14].

Algorithm 17 describes the Short input evaluation. It needs no modular reductions because Short polynomials are ternary. The evaluation could then prepare three bit masks in registers and left-shift two input coefficients in one instruction. However, this is not the case for the $R/4591$ input evaluation. It needs modular reductions whenever overflow could occur in the worst-case scenario. Therefore, the evaluation has to keep the modular reduction constants in registers, and there is no space for the three handy bit masks. As shown in Algorithm 18, the $R/4591$ input evaluation left-shifts two input coefficients with \texttt{lsl} and \texttt{bfc}.

The interpolation packs as many columns of the inverse matrix as possible and uses \texttt{smuad(x)/smlad(x)} to reduce the cycle count. Figure 6 points out that at least one column could not be packed due to the odd number of columns, and the interpolation should isolate the sparsest column. A radical technique to optimize the interpolation is to identify the identical entries in the inverse matrix and reduce the required \texttt{movw} during column packing.
Algorithm 17 The Short Input Evaluation: the 768-by-768 Toom-4

Inputs: a pointer to the Short input $r_2$ and a pointer to the evaluation result $r_0$

Settings: $r_1 ← 0xFFFFEFFFF$, $r_3 ← 0xFFFFCFFFF$, $r_4 ← 0xFFF8FFFF$

1: ldr.w r8, [r2, #1152] $\triangleright D = (D_0, D_1)$: input coefficients of degrees $576, \ldots, 767$
2: ldr.w r7, [r2, #384] $\triangleright B = (B_0, B_1)$: input coefficients of degrees $192, \ldots, 383$
3: ldr.w r6, [r2, #768] $\triangleright C = (C_0, C_1)$: input coefficients of degrees $384, \ldots, 575$
4: ldr.w r5, [r2], #4 $\triangleright A = (A_0, A_1)$: input coefficients of degrees $000, \ldots, 191$
5: and.w r9, r1, r7, lsl #1 $\triangleright B \times 2$
6: and.w r10, r4, r8, lsl #3 $\triangleright D \times 8$
7: sadd16.w r9, r9, r10 $\triangleright B \times 2 + D \times 8$
8: and.w r10, r3, r6, lsl #2 $\triangleright C \times 4$
9: sadd16.w r10, r10, r5 $\triangleright A + C \times 4$
10: sadd16.w r11, r10, r9 $\triangleright$ eval @ 2: $A + B \times 2 + C \times 4 + D \times 8$
11: ssub16.w r10, r10, r9 $\triangleright$ eval @ -2: $A - B \times 2 + C \times 4 - D \times 8$
12: and.w r9, r4, r5, lsl #3 $\triangleright A \times 8$
13: and.w r12, r1, r6, lsl #1 $\triangleright C \times 2$
14: sadd16.w r9, r9, r12 $\triangleright A \times 8 + C \times 2$
15: sadd16.w r5, r5, r6 $\triangleright A + C$
16: and.w r12, r3, r7, lsl #2 $\triangleright B \times 4$
17: sadd16.w r12, r12, r8 $\triangleright B \times 4 + D$
18: sadd16.w r7, r7, r8 $\triangleright B + D$
19: sadd16.w r9, r9, r12 $\triangleright$ eval @ 1/2: $A \times 8 + B \times 4 + C \times 2 + D$
20: ssub16.w r8, r5, r7 $\triangleright$ eval @ -1: $A - B + C - D$
21: sadd16.w r7, r5, r7 $\triangleright$ eval @ 1: $A + B + C + D$
22: Store $r_7, \ldots, r_{11}$ to the array indicated by $r_0$ $\triangleright$ the five pairs of evaluation results
Algorithm 18 The $R/4591$ Input Evaluation: the 768-by-768 Toom-4 (I/O omitted)

\begin{algorithm}
\begin{algorithmic}[1]
\State \texttt{lslw} \texttt{r9, r7, #1}
\State \texttt{lslw} \texttt{r10, r8, #3}
\State \texttt{bfc.w} \texttt{r9, #16, #1} \Comment{$B \times 2$}
\State \texttt{bfc.w} \texttt{r10, #16, #3} \Comment{$D \times 8$}
\State \texttt{sadd16.w} \texttt{r9, r9, r10} \Comment{$B \times 2 + D \times 8$}
\State Apply 2x16-bit Barrett reduction to \texttt{r9}
\State \texttt{lslw} \texttt{r10, r6, #2}
\State \texttt{bfc.w} \texttt{r10, #16, #2} \Comment{$C \times 4$}
\State \texttt{sadd16.w} \texttt{r10, r10, r5} \Comment{$A + C \times 4$}
\State \texttt{sadd16.w} \texttt{r11, r10, r9} \Comment{eval @ 2: $A + B \times 2 + C \times 4 + D \times 8$}
\State \texttt{ssub16.w} \texttt{r10, r10, r9} \Comment{eval @ −2: $A - B \times 2 + C \times 4 - D \times 8$}
\State Apply 2x16-bit Barrett reduction to \texttt{r11}
\State Apply 2x16-bit Barrett reduction to \texttt{r10}
\State \texttt{lslw} \texttt{r9, r5, #3}
\State \texttt{bfc.w} \texttt{r12, #16, #1} \Comment{$A \times 8$}
\State \texttt{sadd16.w} \texttt{r9, r9, r12} \Comment{$A \times 8 + C \times 2$}
\State \texttt{sadd16.w} \texttt{r5, r5, r6} \Comment{$A + C$}
\State Apply 2x16-bit Barrett reduction to \texttt{r9}
\State \texttt{lslw} \texttt{r12, r7, #2}
\State \texttt{bfc.w} \texttt{r12, #16, #2} \Comment{$B \times 4$}
\State \texttt{sadd16.w} \texttt{r12, r12, r8} \Comment{$B \times 4 + D$}
\State \texttt{sadd16.w} \texttt{r7, r7, r8} \Comment{$B + D$}
\State \texttt{sadd16.w} \texttt{r9, r9, r12} \Comment{eval @ 1/2: $A \times 8 + B \times 4 + C \times 2 + D$}
\State Apply 2x16-bit Barrett reduction to \texttt{r9}
\State \texttt{ssub16.w} \texttt{r8, r5, r7} \Comment{eval @ −1: $A - B + C - D$}
\State \texttt{sadd16.w} \texttt{r7, r5, r7} \Comment{eval @ 1: $A + B + C + D$}
\State Apply 2x16-bit Barrett reduction to \texttt{r8}
\State Apply 2x16-bit Barrett reduction to \texttt{r7}
\end{algorithmic}
\end{algorithm}