# A Design Methodology for Stealthy Parametric Trojans and Its Application to Bug Attacks 

Samaneh Ghandali ${ }^{1}$, Georg T. Becker ${ }^{2}$, Daniel Holcomb ${ }^{1}$, and Christof Paar ${ }^{1,2}$<br>${ }^{1}$ University of Massachusetts Amherst, USA<br>${ }^{2}$ Horst Görtz Institut for IT-Security, Ruhr-Universität Bochum, Germany samaneh@umass.edu, Georg.Becker@ruhr-uni-bochum.de, dholcomb@umass.edu, Christof.Paar@rub.de


#### Abstract

Over the last decade, hardware Trojans have gained increasing attention in academia, industry and by government agencies. In order to design reliable countermeasures, it is crucial to understand how hardware Trojans can be built in practice. This is an area that has received relatively scant treatment in the literature. In this contribution, we examine how particularly stealthy Trojans can be introduced to a given target circuit. The Trojans are triggered by violating the delays of very rare combinational logic paths. These are parametric Trojans, i.e., they do not require any additional logic and are purely based on subtle manipulations on the sub-transistor level to modify the parameters of the transistors. The Trojan insertion is based on a two-phase approach. In the first phase, a SAT-based algorithm identifies rarely sensitized paths in a combinational circuit. In the second phase, a genetic algorithm smartly distributes delays for each gate to minimize the number of faults caused by random vectors. As a case study, we apply our method to a 32-bit multiplier circuit resulting in a stealthy Trojan multiplier. This Trojan multiplier only computes faulty outputs if specific combinations of input pairs are applied to the circuit. The multiplier can be used to realize bug attacks, introduced by Biham et al. In addition to the bug attacks proposed previously, we extend this concept for the specific fault model of the path delay Trojan multiplier and show how it can be used to attack ECDH key agreement protocols. Our method is a general approach to path delay faults. It is a versatile tool for designing stealthy Trojans for a given circuit and is not restricted to multipliers and the bug attack.


## 1 Introduction

Hardware Trojans have gained increasing attention in academia, industry and government agencies over the last ten years or so. There is a large body of research concerned with various methods for detecting Trojans, cf., e.g., [14]. On the other hand, there is scant treatment in literature about how to design Trojans. Nevertheless, Trojan detection and design are closely related: in order to design effective detection mechanisms and countermeasures, we need an understanding of how Hardware Trojans can be built. This holds in particular with respect to

Trojans that are specifically designed to avoid detection. The situation is akin to the interplay of cryptography and cryptanalysis.

There are several different ways that hardware Trojans can be inserted into an IC [14]. The insertion scenarios that have drawn the most attention in the past are hardware Trojans introduced during manufacturing by an untrusted semiconductor foundry. One of the main motivations behind this is the fact that the vast majority of ICs world wide are fabricated abroad, and a foundry can possibly be pressured by a government agency to maliciously manipulate the design. However, we note that a similar situation can exist in which the original IC designer is pressured by her own government to manipulate all or some of the ICs, e.g., those that are used in overseas products. Similarly, 3rd party IP cores are another possible insertion point.

The primary setting we consider is modification during manufacturing, but the method also carries over to the other scenarios mentioned above. The Trojan will be inserted by modifying a few gates at the sub-transistor level during manufacturing, so that their delay values increase. The goal is to select and chose the delays such that only for extremely rare input combinations these delays add up to a path delay fault. There are many possible ways to increase the delays in practice in stealthy ways. Since not a single transistor is removed or added to the design and the changes to the individual gates are minor, the Trojan is very difficult to detect post-manufacturing using reverse-engineering, visual inspection, side-channel profiling or most other known detection methods. Due to the extremely rare trigger conditions, it is also highly unlikely that the Trojan will be detected during functional testing. Even full reverse-engineering of the IC will not reveal the presence of the backdoor. Similarly, since the actual Trojan will be inserted in the last step of the design flow, the Trojan will not be present at higher abstraction levels such as the netlist. Accordingly, this type of Trojan is also very interesting for the scenario of stealthy, government-mandated backdoors. The number of engineers that are aware of the Trojan would be reduced to a minimum since even the designers of the Trojan-infested IP core would not be aware that such a backdoor has been inserted into the product. This can be crucial to eliminate the risk of whistle blowers revealing the backdoor. In summary, our method overcomes two major problems a Trojan designer faces, namely making the Trojan detection resistant and to provide a very rare trigger condition.

### 1.1 Related Work

The power of hardware Trojans was first demonstrated by King et al. in 2008 by showing how a Hardware Trojan inserted into a CPU can enable virtually unlimited access to the CPU by an external attacker [15]. The Trojan presented by King et al. was a Trojan inserted into the HDL code of the design. Similarly, Lin et al. presented a Hardware Trojan that stealthily leaks out the cryptographic key using a power side-channel [18]. This Hardware Trojan was also inserted at the netlist or HDL level, similarly to the Hardware Trojans that were designed as part of a student Hardware Trojan challenge at ICCD 2011 [19]. How to build stealthy Trojans at the layout-level was demonstrated in 2013 by Becker et al.
which showed how a Hardware Trojan can be inserted into a cryptographically secure PRNG or a side-channel resistant SBox only by manipulating the dopant polarity of a few registers [4]. Another idea proposed in the literature is the idea of building Hardware Trojans that are triggered by aging [23]. Such Trojans are inactive after manufacturing and only become active after the IC has been in operation for a long time. Kumar et al. proposed a parametric Trojan [17] that triggers probabilistically with a probability that increases under reduced supply voltage.

Compared to research concerned with the design of Hardware Trojans, considerably more results exist related to different Hardware Trojan detection mechanisms and countermeasures. Most research focuses on detecting Hardware Trojans inserted during manufacturing. In many cases, a golden model is used that is supposed to be Trojan free to serve as a reference. One important question is how to get to a Trojan-free golden model. One approach proposed is to use visual reverse-engineering of a few chips to ensure that these chips were not manipulated. For this the layout is compared to SEM images of the chip. In [3] methods of how to automatically do this are discussed. Please note that that not all Hardware Trojans are directly visibly in black-and-white SEM images. For example, to detect the dopant-level Hardware Trojans additional steps are needed, e.g., the method presented by Sugawara et al. [24]. One motivation of our work is that we might achieve an even higher degree of stealthiness by only slowing down transistors as opposed to completely changing transistors as has been done in [4]. Such parametric changes can be done cleverly to make visual reverse-engineering very difficult as discussed in Section 3. Another approach to Trojan detection uses power profiles that are used to compare the chip-under-test with previously recorded side-channel measurement of the golden chip. The most popular approach uses power side channels, first proposed by Agrawal et al. [2]. The idea to build specific Trojan detection circuitry has also been proposed, e.g., in [20]. However, these approaches usually suffer from the problem that a Trojan can also be inserted into such detection circuitry. Preventing Hardware Trojans inserted at the HDL level by third party IP cores has been discussed, e.g., in [13] and [26]. Efficient generation of test patterns for Hardware Trojans triggered by a rare input signals is the focus of work by Chakraborty et al. in [8] and Saha et al. in [21].

### 1.2 Our contribution

The main contributions of this paper can be summarized as follows:

- We introduce a new class of parametric hardware Trojans, the Path Delay Trojans. They posses the two desirable features that they are (i) very stealthy and thus difficult to detect with most standard methods and (ii) have very rare trigger conditions.
- We present an automation flow for inserting the proposed style of Trojan. We propose an efficient, SAT solver-based path selection algorithm, which identifies suitably rare paths within a given target circuit. We also propose a second algorithm, based on genetic algorithms, for distributing the necessary
delay along the rare path. The key requirement is to minimize the effect of the added delay on the remaining circuit.
- As a case study for the effectiveness of the proposed method, a Trojan multiplier is designed. We were able to identify a rare path and perform specific delay modification in a 32 -bit multiplier circuit model in such a way that the faulty behavior only occurs for very few combinations of two consecutive input values. We note that the input space of the multiplier is $\left(2^{32}\right)^{2}=2^{64}$ so that most random input values occur very rarely during regular operation.
- We show how the Trojan multiplier can used for realizing the bug attack by Biham et al. $[5,6]$ and propose a related attack on the ECDH key agreement protocol. We provide probabilities for this new bug attack variant. A precomputation phase reduces the attack complexity and makes the attacks practical for real-world scenarios. We show that the attacker can engineer the failure probability to the desired level by increasing the introduced propagation delay of the Trojan.


## 2 Overview of the proposed method

This work implements Trojan functionality in a given target circuit by using path delay faults (PDF), without modification to logic circuit, to induce inaccurate results for extremely rare inputs. Before describing the details of our method, we first define the notion of a viable delay-based Trojan in the unmodified HDL of the circuit as follows. A viable delay-based trojan must posses the following two properties.

Triggerability For secret inputs, which are known to the attacker, cause an error with certainty or relatively high probability.
Stealthiness For randomly chosen inputs, cause an error with extremely low probability.

As shown in Fig. 1, our method of creating triggerable and stealthy delay-based Trojans consists of two phases: path selection and delay distribution. We give an overview of each phase here, and give detailed descriptions in Sec. 4.
Path Selection: The path selection phase finds a rarely sensitized path from the primary inputs of a combinational circuit to the primary outputs. The algorithm chooses the path incrementally by adding gates to extend a subpath backward toward inputs and forward toward outputs. The selection of which gates to include is guided by controllability and observability metrics so that the path will be rarely sensitized. To ensure that the selected path can be triggered, a SAT-based check is performed to ensure that the path remains sensitizable each time a gate is added. In addition to ensuring that the path is sensitizable, the SAT-based check also provides the Trojan designer with a specific input combination that will sensitize the path. This input combination will later serve as the trigger for the Trojan. Details of the path selection are given in Sec. 4.1.
Delay Distribution: After a rarely sensitized path is selected, the overall delay of the path must be increased so that a delay fault will occur when the path is


Fig. 1: Flowchart of the proposed method for creating a stealthy PDF (path delay faults).
sensitized; this is required for the Trojan to be triggerable. However, any delay added to gates on the selected path may also cause delay faults on intersecting paths, which would cause more frequent errors and compromise stealthiness. Our delay distribution heuristic addresses this problem by smartly choosing delays for each gate to minimize the number of faults caused by random vectors. At the same time, the approach ensures that the overall path delay is sufficient for the fault to occur when the trigger vectors are applied. Details of delay distribution are given in Sec. 4.2.

## 3 Delay Insertion

Delay faults occur when the total propagation delay along a sensitized circuit path exceeds the clock period. Our algorithm causes delay faults by increasing the delay of gates on a chosen path. While the approach is compatible with any mechanism for controlling gate delays, in this section we provide background on practical methods that a Trojan designer might use to implement slow gates. In static CMOS logic, a path delay fault is not triggered by a single input vector, but instead is triggered by a sequence of two input vectors applied on consecutive cycles. The physical reason for delay being caused by a pair of inputs is that delay depends on the charging or discharging of capacitances, and the initial states of these capacitances in the second vector are determined as final states from the first vector. Assuming the capacitances need to be charged or discharged along a path, as is the case in delay faults, the delay of each gate depends on how quickly it can charge or discharge some amount of capacitance on its output node, and diminishing the ability of a gate to do so will slow it down. There are several stealthy ways of changing a circuit to make gates slower. As an example, we list three methods below. We note that circuit designers typically face the opposite and considerably more difficult task, namely making gates fast. The ever-shrinking feature size of modern ICs is amenable to our goal of slowing gates down through minuscule alterations.

Decrease Width A gate library typically includes several drive strengths for each gate type, corresponding to different transistor widths. A narrow tran-
sistor is slower to charge a load capacitance because transistor current is linear in channel width. A straightforward way to increase delay is to replace a gate with a weaker variant of the same gate, or to create a custom cell variant with an extremely narrow channel. A limitation to using a downsized gate is that an attacker who delayers the chip could potentially observe the sizing optically, depending on how much the geometry has been altered.
Raise Threshold A second way of increasing gate delay is to increase threshold voltages of selected transistors through doping or body biasing. Dual-Vt design is common in ICs and allows transistors to be designated as high or low threshold devices; low threshold devices are fast and used where delay is critical, and high threshold devices are slow and used elsewhere to reduce static power. Typically no more than two threshold levels are used on a single chip because creating multiple thresholds through doping requires additional process steps, but in principle an arbitrary number of thresholds can be created. Body biasing, changing the body-source voltage of MOSFETs, is another way to change threshold and delay [16]; specifically, a reverse body bias (i.e., body terminal at lower voltage than source) raises threshold voltage and slows down a device. Regardless whether the mechanism is doping or body biasing, a raised threshold voltage will cause transistors to turn on later when an input switches, and to conduct less current when turned on, so the output capacitance connected to the transistor will be charged or discharged more slowly. Both, changing to dopant concentrations and body biasing, are difficult to detect, even with invasive methods.
Increase Gate Length Delay of chosen gates can be increased by gate length biasing. Lengthening the gate of transistor causes a reduction in current, and therefore increases delay [11]. Again, the likelihood of detection depends on the degree of the alteration.


Fig. 2: Propagating an input transition to an output transition requires current to charge or discharge a capacitor. Decreasing width or increasing length of MOSFETs are two ways of reducing switching current and increasing propagation delay.

We note that the methods sketched above (and other slow-down alterations) can be combined such that each manipulation is relatively minor and, thus, more difficult to detect.

## 4 Finding a Trojan Path

Fundamentally, the challenge in designing and validating triggerable and stealthy delay-based Trojans is that timing and logical sensitization cannot be decoupled. Regardless of the type of path sensitization considered, the probability of causing an error is not a well-defined concept until after delays are assigned. Therefore, when designing a candidate Trojan, path selection and delay assignment must both be considered. We will use a heuristic for this which combines logical path selection and delay distribution along a chosen path.

### 4.1 Phase I: Rare Path Selection

In this phase we try to select a path among huge number of paths existing in the netlist of a multiplier circuit, in such a way that random inputs will very rarely sensitize the path. The rareness is a first step towards ensuring stealthiness of the Trojan.

Controllability and Observability: Before giving our algorithm, we introduce several preliminaries. First, we note that every node in the circuit has a controllability metric and an observability metric associated with the 0 value and the 1 value. Controllability and observability are common metrics used in testing. Controllability of a 0 or 1 value on a circuit node is an estimate of the probability that a random input vector would induce that value on that node. Observability of a 0 or 1 value on a node is an estimate of the probability with which that value would propagate to some output signal when a random vector is applied. For rareness, we seek a path that includes low controllability nodes and low observability nodes, as this would indicate that the values on the path rarely occur randomly, and when they do occur they are usually masked from reaching the outputs. We estimate controllability using random simulation, and observability using random fault injection [12].

Timing Graph: The propagation delays of logic paths in combinational VLSI circuits are typically represented using weighted DAGs called timing graphs. Each node in a circuit will have two nodes in the timing graph, representing rising and falling transitions on the node; we use the terms transition and node interchangeably when discussing timing graphs. A directed edge between two nodes exists if the transition at the tail of the edge can logically propagate to the one at the head. The edges that exist in the timing graph therefore depend on the logic function of each gate in the circuit (see Fig. 3).

For example, an AND gate with inputs $A$ and $B$, and output $X$, will have an edge from $A \uparrow$ to $X \uparrow$, from $A \downarrow$ to $X \downarrow$, from $B \uparrow$ to $X \uparrow$, and from $B \downarrow$ to


Fig. 3: Circuit and corresponding timing graph.
$X \downarrow$, but will not have an edge from $A \uparrow$ to $X \downarrow$ because a rising transition on an AND gate input cannot induce a falling output. In timing analysis, e.g. STA, the edge weights of a timing graph represent propagation delay, but for our purpose of path selection, the delays are ignored and we utilize only the connectivity of the timing graph.

Selecting a Path Through Timing Graph: Our path selection technique seeks to find a path $\pi$ through the timing graph of the circuit that is rarely sensitized. Note that the delays are not considered in this phase of the work. Path $\pi$ is initialized to contain a single hard to sensitize transition somewhere in the middle of the circuit. More formally, the starting point for the path search is a rising or falling transition on a single node such that the product of its 0 and 1 controllability values is the lowest among all nodes in the circuit. This initial single-node path $\pi$ is then extended incrementally backward until reaching the primary inputs (PIs), and extended incrementally forward until reaching the primary outputs (POs). The backward propagation is given in Alg. 1, and the forward propagation is given in Alg. 2.

First we explain the backward propagation heuristic in Alg. 1. Starting from the first transition (i.e. the tail) on the current path $\pi$, we repeatedly try to extend the path back toward the PIs by prepending one new transition to the path. To select such a transition, the algorithm creates a list of candidate transitions that can be be prepended to the path. In the timing graph, these candidates are predecessor nodes to the current tail of $\pi$. The list of candidate nodes is then sorted according to diffj, the difficulty of creating the necessary conditions to justify the transition. See Tab. 3 in the appendix for the formula used to compute diffj for each transition on each gate type. Note that our difficulty metric is weighted to always prefer robust sensitization first, and only resort to non-robust sensitization when there are no robustly sensitizable nodes in the list of candidates. Whenever a node is prepended to $\pi$ to create a candidate path $\pi^{\prime}$ (line 5) the sensitizability of $\pi^{\prime}$ is checked by calling check-sensitizability function. In this function SAT-based techniques [9] are used to check sensitizability of a path and to find a vector pair that justifies and propagates a transition along the path (line 6). If the SAT solver returns SAT, then path $\pi^{\prime}$ is known to be a subpath of a sensitizable path from PIs to POs. Because the candidates are visited in order of preference, there is no need to check other candidates after finding a
first candidate that produces a sensitizable path. At this point, the algorithm updates $\pi$ to be $\pi^{\prime}$ and the algorithm exits the for loop having extended the path by one node. If this newly added tail node is not a PI, then the algorithm will again try to extend it backwards.

```
Algorithm 1: Extend path backward to PIs while trying to maximize
difficulty of justification while ensuring that path will remain sensitizable.
    Require: A sensitizable subpath \(\pi\) in timing graph of circuit.
    Ensure: A longer sensitizable subpath \(\pi\) in timing graph that starts at a PI
        while \(\operatorname{tail}(\pi) \notin P I s\) do
            candidates \(\leftarrow(\forall n \mid n \in \operatorname{pred}(\operatorname{tail}(\pi)))\{\) transitions that can be prepended to \(\pi\}\)
            candidates.order (diffj) \{Order candidates by difficulty of justification\}
            for \(n^{\prime} \in\) candidates do
            \(\pi^{\prime} \leftarrow\left(n^{\prime}, \pi\right)\) \{Create a candidate path by prepending current path\}
            if check-sensitizability \(\left(\pi^{\prime}\right)=S A T\) then
                \(\pi \leftarrow \pi^{\prime}\) \{candidate accepted, update path \(\pi\) with new tail\}
                Exit for loop
            end if
            end for
    end while
```

The forward propagation algorithm (Alg. 2) is similar to the aforementioned backward propagation algorithm, except that it adds nodes to the head of the path until reaching POs. At each step of the algorithm, a list of candidates is again formed. In this case, the candidates are successors of the head of the path (line 2) instead of predecessors of the tail, and they are ordered according to difficulty of propagation (line 3) instead of difficulty of justification. Each time a new candidate path is created by adding a candidate node to the existing path, a sat check is again performed to ensure that the nodes are only added to $\pi$ if it remains sensitizable (line 6).

### 4.2 Phase II: Delay Distribution

Once a path is selected, we must increase the delay of the path so that the total path delay will exceed the clock period and an error will occur when the path is sensitized. Yet, we must be careful in choosing where to add delay on the path, because the gates along the chosen path are also part of many other intersecting or overlapping paths. Any delay added to the chosen path therefore may cause errors even when the chosen path is not sensitized. To ensure stealthiness, we must minimize the probability of this by smartly deciding where to add delays along the path.

We use a genetic algorithm to decide the delay of each gate that will cause the Trojan to be stealthy. Genetic algorithm is an optimization technique that tries to minimize a cost function by creating a population of random solutions, and repeatedly selecting the best solutions in the population and combining and

```
Algorithm 2: Extend path forward to POs while trying to maximize
difficulty of propagation while ensuring that path will remain sensitizable.
    Require: A sensitizable subpath \(\pi\) in timing graph of circuit.
    Ensure: A longer sensitizable subpath \(\pi\) in timing graph that ends at a PO
    while head \((\pi) \notin P O s\) do
        candidates \(\leftarrow(\forall n \mid n \in \operatorname{succ}(\operatorname{head}(\pi)))\{\) transitions that can be appended to \(\pi\}\)
        candidates.order (diffp) \{Order candidates by difficulty of propagation\}
        for \(n^{\prime} \in\) candidates do
            \(\pi^{\prime} \leftarrow\left(\pi, n^{\prime}\right)\) \{Create a candidate path by appending to current path\}
            if check-sensitizability \(\left(\pi^{\prime}\right)=S A T\) then
                \(\pi \leftarrow \pi^{\prime}\) \{candidate accepted, update path \(\pi\) with new head\}
                Exit for loop
            end if
        end for
    end while
```

mutating them to create new solutions; the quality of each solution is evaluated according to a fitness function. We use the genetic algorithm function ga in Matlab [1], and do not utilize any special modifications to the genetic algorithm implementation. Our interaction with the ga function is limited to providing constraints that restrict the allowed solution space, and a fitness function for evaluating solutions. We describe these constraints and fitness function here.

Constraint on Total Path Delay Given a chosen path $\pi$ comprising gates $\left(p_{0}, p_{1}, \ldots, p_{n}\right)$ and assuming a target path delay of $D$, the genetic algorithm decides the delay of each gate on the path. Our first constraint therefore specifies that the sum of assigned delays along the path is equal to the target path delay $D$. To cause an error, $D$ must exceed the clock period, and we later show advantages of using different values of $D$.

$$
\begin{equation*}
D=\sum_{i=0}^{n} d_{i} \tag{1}
\end{equation*}
$$

Constraint on Delay of Each Gate Next we provide the genetic algorithm with a hint that helps it to discover reasonable delays for each gate. In this step, we use $d_{i}^{\prime}$ to represent the nominal delay of the $i^{t h}$ gate on chosen path $\pi$, and $s_{i}$ to represent the a slack metric associated with the same gate. Each slack parameter $s_{i}$ describes how much delay can be added to the corresponding gate without causing the path to exceed the clock period. Because the targeted path delay $D$ does exceed the clock period, gate delays are allowed to exceed their computed slack. The slack for each gate is computed as a function of the nominal delay of the gate, data dependency, and the clock period [25] [10]. The following equation shows the constraint on delay of gate $i$, where $c$ is a constant.

$$
\begin{equation*}
d_{i}^{\prime}+s_{i}-c \leq d_{i} \leq d_{i}^{\prime}+s_{i}+c \tag{2}
\end{equation*}
$$

Fitness Function Simply stated, the cost function that we want to minimize is the probability of causing an error when random input vectors are applied to the circuit. Because there is no simple closed-form expression for this, we use random simulation to evaluate the cost of any delay assignment. When the genetic algorithm in Matlab needs to evaluate the cost of a particular delay assignment, it does so by executing a timing simulator. The timing simulator, in our case ModelSim, applies random vectors to the circuit-under-evaluation and a golden copy of the circuit and compares the respective outputs to count the number of errors that occur. These errors are caused by the delay assignments in the circuit-under-evaluation. The cost that is returned from the simulator is the percentage of inputs that caused an error for this delay assignment. As the genetic algorithm proceeds through more and more generations of solutions, the quality of the solutions improve. Matlab's genetic algorithm implementation comes with a stopping criterion, so we simply allow the algorithm to run until completion.

## 5 Experimental Results

We now evaluate the effectiveness of our method of designing Trojans, using a $32 \times 32$ Wallace tree multiplier as a test case. The circuit has a nominal critical path of length 128, and the delay of this path is 2520 ps .

### 5.1 Evaluation of Phase I (Path Selection)

To evaluate the ability of our path selection algorithm (Sec. 4.1) to find a rare path, we compare the stealthiness of the path selected by the algorithm against the stealthiness of 750 randomly chosen paths. For each of these paths, we seek to find how often an error would occur under random inputs if the path delay is increased. We measure this by uniformly increasing the delay of each gate on the path such that the total delay of the path is 5040 ps , which is twice the delay of the nominal critical path. After the delay modification, 10,000 random vectors are applied and the number of error-causing vectors is counted. The histogram of Fig. 4 shows the result; the x -axis represents error rates, and the y-axis shows how many of the paths have each error rate. The result shows that a majority of paths would cause frequent errors if their delay is increased, and these paths are thus unsuitable for stealthy Trojans. The rare path (RP) selected by our algorithm caused an error for only 4 of 10,000 vectors. By comparison, the best of the random paths caused an error in 174 of 10,000 vectors. In this experiment, the path chosen by the path selection algorithm is 43 x less likely to cause an error than the best of 750 random paths. Note that this experiment is conservative in that the amount of additional delay added is very large, and the delay is not smartly distributed along the path to minimize detection.

### 5.2 Evaluation of Phase II (Delay Distribution)

To evaluate the effectiveness of our delay distribution method, we apply the proposed method (Sec. 4.2) on 10 paths from the multiplier. These 10 paths


Fig. 4: Fault simulation of rare path and 750 random paths of $32 \times 32$ Wallace tree multiplier.


Fig. 5: Error probability of circuit before and after optimizing delay assignment of rare path and 9 other paths in a $32 \times 32$ Wallace tree multiplier.
are the rare path chosen by the path selection algorithm, and 9 paths randomly selected from the set of all paths that caused less than $10 \%$ error rates in Fig. 4. For each of these paths, we use the genetic algorithm to optimally allocate a total delay of 3276 ps (i.e. 1.3 times of the delay of the nominal critical path) over the path, and then evaluate the error probability using random simulation with $5,000,000$ vectors. Fig. 5 shows the error probability of each path before and after applying our proposed delay distribution method. In each case, the optimization step reduces the probability of causing an error by at least 3.5 x . For the rare path (RP), just one error in $5,000,000$ vectors is caused after delay distribution. This result shows that, for a given total path delay, optimizing the
delay assignment along the path can reduce the probability of having an error when random vectors are applied. It is important to note that this improvement in stealthiness comes from minimizing the side effects of the added delay, and does not impact triggerability when vectors are applied that actually sensitize the entire chosen path.

### 5.3 Overall Evaluation

We evaluate our overall methodology comprising path selection and delay distribution on the $32 \times 32$ Wallace Tree multiplier circuit. Instead of assuming a particular clock frequency, here we examine whether it is possible to add delay to the chosen rare path such that the circuit will (1) exceed the nominal critical path delay of 2520 ps when the applied input sensitizes the rare path, and (2) always have delay of less than 2520 ps otherwise. We first distribute delay uniformly over the path, and then apply the same total delay to the path but distribute it using the genetic algorithm (Sec. 4.2). The results are shown in Tab. 1. Despite simulating 260 million random vectors, we are unable to randomly discover any vectors in which the circuit delay exceeds 2520 ps . Yet, when applying a vector pair produced by our SAT-based sensitization check, we observe that the chosen path delay does exceed 2520 ps . As simulating 260 million vectors on a circuit this size already used more than 240 hours of computation on an AMD Opteron(TM) Processor running at 2.3 GHz with 8 cores and 64 GB RAM, it will become quite expensive to check increasing numbers of vectors beyond 260 million. This highlights a significant challenge: given a space of $2^{128}$ possible vector pairs that might cause an error, it is very hard to estimate the probability of an error that is sufficiently rare. If the probability of error is around or above roughly $2^{-26}$, then random simulation will suffice to find a few errors and estimate the error probability. If the probability of error is below roughly $2^{-98}$ it would be possible to use SAT to exhaustively enumerate all $2^{30}$ vectors that would cause an error. Unfortunately, for very interesting region of error probabilities between $2^{-26}$ and $2^{-98}$ there is no clear solution for estimating the error probabilities.

When the amount of delay added to the rare path is increased, and the probability of error grows above $2^{-26}$, the error probability can feasibly be estimated with random simulation. In this regime, we can evaluate the tradeoff of delay and trigger probability. For example, when the chosen path is given a total delay of 3150 ps allocated using genetic algorithm for delay distribution, and the circuit is operated at a clock period of 2800 ps (as might be reasonable for a nominal critical path of 2520 ps ) an erroneous output occurs with probability of roughly $2^{-24}$ (once every 16 million multiplications) when random inputs are applied. The overall tradeoff is shown in Fig. 6 for different clock periods. One can exploit this tradeoff to create a desired error probability by increasing or decreasing the total amount of delay added to the chosen path.

## 6 Bug Attack On ECDH with a Trojan Multiplier

The main motivation of choosing a multiplier as our case study is the bug attack paper by Biham et al. [5, 6]. They showed how several public key implementations

Table 1: Probability of exceeding the nominal critical path delay in a $32 \times 32$ Wallace Tree Multiplier after adding delay to the rare path. When uniformly distributing the delay over the path, the longest delay exceeds 2520 ps for 57 of 200,000 random applied vectors. After using genetic algorithm (Sec. 4.2) to distribute the delay, the circuit delay never exceeds 2520 ps in 260 million random vectors.

|  | Delay Distribution |  |
| :---: | :---: | :---: |
|  | Uniform | GA |
| num. of times exceeding 2520 ps | 57 | 0 |
| num. of random vectors applied | 200,000 | 260 M |
| prob. of exceeding 2520 ps | 0.0003 | $<2^{-26}$ |



Fig. 6: Increasing the rare path delay increases the probability of causing an error when random vectors are applied. This delay is allocated to gates according to the delay distribution algorithm. The results are shown for different clock periods.
can be attacked if the used multiplier computes a faulty response for some rare inputs. The real-world implications of bug attacks were first demonstrated by Brumley et al. in 2012 when they showed how a software bug in an implementation of the reduction step of an elliptic curve group operation in OpenSSL could be exploited to recover private ECDH-TLS server keys [7]. Note that while they exploited a software bug as opposed to a hardware bug and a modular reduction as opposed to a multiplication, the attack idea itself is the same as in the original bug attack paper [5].

### 6.1 Fault Model of the Trojan Multiplier

The Trojan Multiplier introduced in the precious Section has a different fault model than the one assumed in [5]. In particular, the output of the Trojan Multiplier does not only depend on the current input but also on the previous inputs, i.e., it has a state. We define the multiplication of two 32 -bit numbers $a_{1}, b_{1}$ with our Trojan Multiplier as $\tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)$ where $a_{0}, b_{0}$ is the previous input pair to the multiplier. The list $F$ of quadruples $\left(a_{0}, b_{0}, a_{1}, b_{1}\right)$ are
all input sequences for which the Trojan Multiplier computes a faulty response:

$$
\begin{align*}
& \text { For all }\left(a_{0}, b_{0}, a_{1}, b_{1}\right) \in F: \tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right) \neq y=a_{1} \cdot b_{1} \\
& \text { For all }\left(a_{0}, b_{0}, a_{1}, b_{1}\right) \notin F: \tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)=y=a_{1} \cdot b_{1} \tag{3}
\end{align*}
$$

Outputs computed with the Trojan Multiplier are always represented with a tilde. An ECC scalar multiplication of point $Q \in E$ with an integer $k$ is denoted as $R=k \cdot Q$. An elliptic curve scalar multiplication using the Trojan Multiplier is denoted with an $\odot$, i.e., $\tilde{R}=k \odot Q$. In the following we assume that an attacker has knowledge of the Trojan Multiplier or access to a chip with the Trojan Multiplier such that the attacker knows for which inputs $\tilde{R} \neq R$.

The attack complexity strongly depends on the probability that a multiplication results in a faulty response. In order to be able to compute this probability we make following definitions:

1. $P_{M\left(a_{1}, b_{1}\right)}$ : Probability that for two random 32 -bit integers $a_{1}, b_{1}$ there exits at least one pair of 32-bit integers $a_{0}, b_{0}$ such that $\tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)$ computes a faulty response
2. $P_{M\left(a_{1}\right)}$ : Probability that for a random 32-bit integers $a_{1}$ there exits at least one triplet of 32 -bit integers $a_{0}, b_{0}, b_{1}$ such that $\tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)$ computes a faulty response. Probability $P_{M\left(b_{1}\right)}$ is defined in the same fashion.
3. $P_{M\left(a_{0}, b_{0} \mid a_{1}, b_{1}\right)}$ : Probability that for two random 32-bit integers $a_{0}, b_{0}$ and two given integers $a_{1}, b_{1}$ the multiplication $\tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)$ computes a faulty response if there exists at least one other input pair $a_{0}^{\prime}, b_{0}^{\prime}$ for which $\tilde{y}=M U L_{a_{0}^{\prime}, b_{0}^{\prime}}\left(a_{1}, b_{1}\right)$ computes a faulty response
4. $P_{M\left(a_{0} \mid a_{1}, b_{1}=b_{0}\right)}$ : Probability that for a random 32-bit integers $a_{0}$, and two given integers $a_{1}, b_{1}$ the multiplication $\tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)$ with $b_{0}=b_{1}$ computes a faulty response if there exists at least one other input pair $a_{0}^{\prime}, b_{0}^{\prime}$ for which $\tilde{y}=M U L_{a_{0}^{\prime}, b_{0}^{\prime}}\left(a_{1}, b_{1}\right)$ computes a faulty response
Furthermore, we make following assumptions regarding these probabilities for the Trojan Multiplier :
5. $P_{M\left(a_{1}\right)} \approx P_{M\left(b_{1}\right)}$ and $P_{M\left(a_{1}, b_{1}\right)}=P_{M\left(a_{1}\right)} \cdot P_{M\left(b_{1}\right)}$
6. $P_{M\left(a_{0}, b_{0} \mid a_{1}, b_{1}\right)} \approx 0.09$
7. $P_{M\left(a_{0} \mid a_{1}, b_{1}=b_{0}\right)} \approx 0.18$

Assumption (1) follows from the fact that both inputs have the same impact on the propagation path of the signal. Hence it is reasonable that both values are equally important to determine if a multiplication fails. Assumption (2) is based on experimental results in which 892 out of 10,000 multiplication failed when $a_{0}$ and $b_{0}$ are changed randomly while keeping $a_{1}, b_{1}$ constant. Assumption (3) is based on a similar experiment in which 1813 out of 10,000 multiplication failed when $a_{0}$ was changed randomly and $b_{0}$ was fixed to $b_{0}=b_{1}$ and $a_{1}$ was kept constant as well.

### 6.2 Case Study: An ECDH implementation with Montgomery Ladder

For our case study we assume a 255 -bit ECDH key agreement with a static public key. Furthermore, we assume the implementation uses the Montgomery Ladder
scalar multiplication. The ECDH key agreement works as follows: Given are a standardized public curve $E$ (e.g. Curve25519) and the point $G \in E$. The private key of the server is a 255 bit integer $k_{s}$ and the corresponding public key is $Q_{s}=k_{s} \cdot G$. The key agreement is started by the client by choosing a random 255 -bit integer $k_{c}$ and computing $Q_{c}=k_{c} \cdot G$. The client sends $Q_{c}$ to the server and computes the shared key $R=k_{s} \cdot Q_{s}$. The server computes the shared secret key $R$ using $Q_{c}$ and his secret key $k_{s}$ by computing $R=k_{S} \cdot Q_{c}$. Usually, the key agreement is followed by a handshake to ensure that both the client and the server are now in possession of the same shared session key $R$.

The general idea of the bug attack is that the attacker makes a key guess of the first $l$ bits of the secret key $K_{s}$. Then the attacker searches for a point $Q=m \cdot G$ such that the scalar multiplication $\tilde{R}=k_{s} \odot Q$ results in a failure if, and only if, the most significant bits of $k_{s}$ are indeed the $l$ bits the attacker guessed. The attacker then sends $Q$ to the server and completes the ECDH key exchange protocol by making a handshake with the shared key $R=m \cdot Q_{s}$. If this handshake fails, the expected multiplication error in the Trojan Multiplier has occurred and hence, the attacker knows that his key guess is correct. This way more and more bits of the key are recovered consecutively. In the Montgomery Ladder scalar multiplication only one bit of the key is processed in each ladder step and the attack works as follows:

1. Input: Elliptic curve $E$ with point $G \in E$ and public server key $Q_{s} \in E$
2. Initialization: Set $k=1_{(2)}$
3. Repeat for key bit 2 to 255 :
(a) Define $k_{0}=k \| 0_{(2)}$ [Append a zero to the key $\left.k\right]$
(b) Define $k_{1}=k \| 1_{(2)}$ [Append a one to the key $k$ ]
(c) Repeatedly choose a value $m$ and compute $Q=m \cdot G$ until:

$$
\begin{aligned}
& \left(\tilde{P}_{i}=k_{i} \odot Q\right) \neq\left(P_{i}=k_{i} \cdot Q\right) \text { for } i \in\{0,1\} \\
& \left(\tilde{P}_{j}=k_{j} \odot Q\right)=\left(P_{j}=k_{j} \cdot Q\right) \text { for } j \neq i, j \in\{0,1\}
\end{aligned}
$$

(d) Send $Q$ to the server and complete handshake with $R=m \cdot Q_{s}$
(e) If handshake failed, set $k=k_{i}$, else set $k=k_{j}$

The attack described above is a straight forward adaption of the bug attack from [7]. However, in the Trojan multiplier scenario the attack can be improved significantly by adding a precomputation step. The main idea is to not use randomly generated points $Q$ in step 3 .c) but to use points $Q$ in which the xcoordinate $Q_{x}$ contains a $b_{1}$ for which the Trojan Multiplier $\tilde{y}=M U L_{a_{0}, b_{0}}\left(a_{1}, b_{1}\right)$ has a high chance to return a faulty response. That is, $b_{1}$ is one of the inputs for which the Trojan Multiplier fails. In each step of the Montgomery Ladder algorithm the projective coordinate $Z_{2}$ is computed with $Z_{2} \leftarrow Z_{2} \cdot Q_{x}{ }^{1}$ Hence, $Q_{x}$, and therefore also $b_{1}$, is used in every ladder step. Furthermore, the value $Z_{2}$ is different depending on the currently processed key bit. Our improved attack targets this 255 -bit integer multiplication $Z_{2} \cdot Q_{x}$ to find a $Q$ such that ( $\left.\tilde{P}_{i} \neq P_{i}\right)$ while ( $\tilde{P}_{j} \neq P_{j}$ ) as needed in step 3.c) of the attack algorithm.

Unfortunately, the attacker cannot freely choose $Q$ since the attacker needs to know $m$ such that $Q=m \cdot G$ to finish the handshake. Instead of computing

[^0]suitable points for each attack, we propose to search for $t$ suitable points $Q$ during a precomputation step as described below:

1. Input: Elliptic curve $E$ with point $G \in E$
2. Initialization: $m=1, Q=G$
3. Repeat $t$ times:
(a) $m=m+1, Q=Q+G$
(b) If $Q_{x}$ contains $b_{1}$, store $m$ and $Q$ in list $L$

To compute the probability that the 255 -bit integer multiplication $Z_{2} \cdot Q_{x}$ fails the used multiplication algorithm is important. We assume that the schoolbook multiplication is used. One 255-bit schoolbook multiplication consists of 64 multiplications of which 8 have $b_{1}$ as an operand. Since one of these multiplication is a 31-bit multiplication and we assume that only 32-bit multiplications can trigger the Trojan, 732 -bit multiplications with $b_{1}$ that can trigger the Trojan are performed in each ladder step. Furthermore, due to the $F O R$ loops in the schoolbook multiplication, in 6 of these 7 multiplications $b_{0}=b_{1}$, i.e., the second operand in the multiplication remains unchanged. Note that $P_{M\left(a_{0} \mid a_{1}, b_{1}=b_{0}\right)} \approx$ 0.18 and hence this is actually not a problem but rather helpful. The average number $A_{Q}$ of points $Q$ that need to be tested until a failure occurs for key bit 1 or 0 is therefore:

$$
A_{Q}=\frac{1}{2} \cdot \frac{1}{P_{M\left(a_{1}\right)} \cdot P_{M\left(a_{0} \mid a_{1}, b_{1}=b_{0}\right)} \cdot 6+P_{M\left(a_{1}\right)} \cdot P_{M\left(a_{0}, b_{0} \mid a_{1}, b_{1}\right)} \cdot 1}
$$

Let us assume that the attacker tries to find a point $Q$ for key bit $i$. Since the attacker searches for a fault in the last Montgomery Ladder step, for every point $Q$ the attacker needs to compute $i-2$ Montgomery Ladder steps (for the first key bit no step is needed) and then two Montgomery Ladder steps for key bit 1 and 0 respectively to check if the multiplication fails. Hence, in total the attacker needs an average of $A_{M}$ Montgomery Ladder steps to recover a 255 bit key:

$$
A_{M}=\sum_{i=2}^{255}\left(i \cdot A_{Q}\right)=\frac{255^{2}+255}{2} \cdot A_{Q} \approx 2^{16} \cdot A_{Q}
$$

To compute $t$ points $Q$ during the precomputation such that $b_{1}$ is in $Q_{x}$ the attacker needs in average

$$
A_{P}=t \cdot \frac{1}{P_{M\left(b_{1}\right)}}
$$

point additions. We chose $t=16 \cdot A_{Q}$ which results in a failure probability of ca. $3.3 \cdot 10^{-8}$ which should be small enough for all reasonable attack scenarios. Table 2 summarizes the attack complexity for our improved bug attack with precomputation for different parameters for the Trojan Multiplier. To put these numbers into perspective, the hardware implementation of curve 25519 presented in [22] can compute roughly $2^{39.3}$ Montgomery Ladder steps per second on a Xilinx Zynq 7020 FPGA. Hence, especially for a failure probability of $P_{M\left(a_{1}, b_{1}\right)}=2^{-48}$ the attack complexity of $2^{39}$ Montgomery ladder steps (and $2^{50}$ point additions that only need to be done once) is quite practical in a real-world scenario. On the

Table 2: Attack complexity of the proposed improved Bug Attack using the Trojan Multiplier assuming a 256 bit curve.

| $P_{M\left(a_{1}, b_{1}\right)}$ | $2^{-64}$ | $2^{-48}$ | $2^{-32}$ |
| :--- | :---: | :---: | :---: |
| Precomputation complexity (point additions) | $2^{66.8}$ | $2^{50.8}$ | $2^{34.8}$ |
| Storage Requirement | 14 PB | 55 TB | 215 GB |
| Attack complexity (scalar multiplications) | $2^{30.8}$ | $2^{22.8}$ | $2^{14.8}$ |
| Attack complexity (Montgomery Ladder Steps) | $2^{46.8}$ | $2^{38.8}$ | $2^{30.8}$ |

other hand, the probability that the Trojan is triggered unintentionally during normal operation is about $2^{-37}$ which is low enough to not cause problems (see Appendix 19 for details).

## 7 Conclusion

This paper introduced a new type of parametric hardware Trojans based on rarelysensitized path delay faults. While hardware Trojans using parametric changes (i.e. that only modify the performance/parameters of gates) have been proposed before, the previously proposed parametric hardware Trojans cannot be triggered deterministically. They are instead either triggered after time by aging [23], triggered randomly under reduced voltage [17] or are always on and can leak keys using a power side-channel [4]. In contrast, the proposed parametric hardware Trojan in this paper can be triggered by applying specific input sequences to the circuit. Hence, this paper introduces the first trigger-based hardware Trojan that is realized solely by small and stealthy parametric changes. To achieve this, a SAT-based algorithm is presented which efficiently searches a combinational circuit for paths that are extremely rarely sensitized. A genetic algorithm is then used to distribute delays over all the gates on the path so that a path delay fault occurs when trigger inputs are applied, while for other inputs the timing criteria are met. In this way, a faulty response is computed only for a very small subset of input combinations.

To demonstrate the usefulness of the proposed technique, a 32-bit multiplier is modified so that, for some multiplications, faulty responses are computed. These faults can be so rare that they do not interfere with normal operations but can still be used by the Trojan designer for a bug attack against public key algorithms. As a motivating example, we showed how this can be achieved for ECDH implementations. Please note that while we used a multiplier as our case study, the general idea of path delay Trojans and the tool-flow and algorithms presented in this paper are not restricted to multipliers. Hence, this work shows that by only making extremely stealthy parametric changes to a design, a malicious factory could insert backdoors to leak out secret keys.

## References

1. Genetic Algorithm. http://www.mathworks.com/discovery/genetic-algorithm. html, [Accessed: 2016-02-01]
2. Agrawal, D., Baktir, S., Karakoyunlu, D., Rohatgi, P., Sunar, B.: Trojan Detection using IC Fingerprinting. In: IEEE Symposium on Security and Privacy (SP 2007). pp. 296-310 (2007)
3. Bao, C., Forte, D., Srivastava, A.: On reverse engineering-based hardware trojan detection. Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on 35(1), 49-57 (Jan 2016)
4. Becker, G.T., Regazzoni, F., Paar, C., Burleson, W.P.: Stealthy dopant-level hardware trojans. In: Cryptographic Hardware and Embedded Systems-CHES 2013, pp. 197-214. Springer (2013)
5. Biham, E., Carmeli, Y., Shamir, A.: Bug attacks. In: Advances in CryptologyCRYPTO 2008, pp. 221-240. Springer (2008)
6. Biham, E., Carmeli, Y., Shamir, A.: Bug attacks. Journal of Cryptology pp. 1-31 (2015), http://dx.doi.org/10.1007/s00145-015-9209-1
7. Brumley, B.B., Barbosa, M., Page, D., Vercauteren, F.: Practical realisation and elimination of an ecc-related software bug attack. In: Topics in Cryptology-CT-RSA 2012, pp. 171-186. Springer (2012)
8. Chakraborty, R.S., Wolff, F., Paul, S., Papachristou, C., Bhunia, S.: Mero: A statistical approach for hardware trojan detection. In: Cryptographic Hardware and Embedded Systems-CHES 2009, pp. 396-410. Springer (2009)
9. Eggersgl, S., Wille, R., Drechsler, R.: Improved SAT-based ATPG: More constraints, better compaction. In: IEEE/ACM International Conference on Computer-Aided Design (ICCAD). pp. 85-90 (2013)
10. Ghandali, S., Alizadeh, B., Navabi, Z.: Low Power Scheduling in High-level Synthesis using Dual-Vth Library. In: 16th International Symposium on Quality Electronic Design (ISQED). pp. 507-511 (2015)
11. Gupta, P., Kahng, A.B., Sharma, P., Sylvester, D.: Gate-Length Biasing for RuntimeLeakage Control. Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on 25(8), 1475-1485 (2006)
12. Heragu, K., Agrawal, V., Bushnell, M.: FACTS: fault coverage estimation by test vector sampling. In: Proceedings of IEEE VLSI Test Symposium. pp. 266-271 (1994)
13. Hicks, M., Finnicum, M., King, S.T., Martin, M.M., Smith, J.M.: Overcoming an untrusted computing base: Detecting and removing malicious hardware automatically. In: IEEE Symposium on Security and Privacy (SP 2010). pp. 159-172 (2010)
14. Karri, R., Rajendran, J., Rosenfeld, K., Tehranipoor, M.: Trustworthy hardware: Identifying and classifying hardware trojans. Computer (10), 39-46 (2010)
15. King, S.T., Tucek, J., Cozzie, A., Grier, C., Jiang, W., Zhou, Y.: Designing and implementing malicious hardware. In: Proceedings of the 1st USENIX Workshop on Large-scale Exploits and Emergent Threats (LEET 08). pp. 1-8 (2008)
16. Kulkarni, S.H., Sylvester, D.M., Blaauw, D.T.: Design-time optimization of postsilicon tuned circuits using adaptive body bias. IEEE Transactions on ComputerAided Design of Integrated Circuits and Systems 27(3), 481-494 (March 2008)
17. Kumar, R., Jovanovic, P., Burleson, W., Polian, I.: Parametric trojans for faultinjection attacks on cryptographic hardware. In: 2014 Workshop on Fault Diagnosis and Tolerance in Cryptography (FDTC). pp. 18-28. IEEE (2014)
18. Lin, L., Kasper, M., Güneysu, T., Paar, C., Burleson, W.: Trojan Side-Channels: Lightweight Hardware Trojans through Side-Channel Engineering. In: Cryptographic Hardware and Embedded Systems - CHES 2009. pp. 382-395. LNCS, Springer (2009)
19. Rajendran, J., Jyothi, V., Karri, R.: Blue team red team approach to hardware trust assessment. In: IEEE 29th International Conference on Computer Design (ICCD 2011). pp. 285-288 (oct 2011)
20. Rajendran, J., Jyothi, V., Sinanoglu, O., Karri, R.: Design and analysis of ring oscillator based Design-for-Trust technique. In: 29th IEEE VLSI Test Symposium (VTS 2011). pp. 105-110 (2011)
21. Saha, S., Chakraborty, R.S., Nuthakki, S.S., Mukhopadhyay, D.: Improved test pattern generation for hardware trojan detection using genetic algorithm and boolean satisfiability. In: Cryptographic Hardware and Embedded Systems-CHES 2015, pp. 577-596. Springer (2015)
22. Sasdrich, P., Güneysu, T.: Implementing curve25519 for side-channel-protected elliptic curve cryptography. ACM Transactions on Reconfigurable Technology and Systems (TRETS) 9(1), 3 (2015)
23. Shiyanovskii, Y., Wolff, F., Rajendran, A., Papachristou, C., Weyer, D., Clay, W. Process reliability based trojans through NBTI and HCI effects. In: NASA/ESA Conference on Adaptive Hardware and Systems (AHS 2010). pp. 215-222 (2010)
24. Sugawara, T., Suzuki, D., Fujii, R., Tawa, S., Hori, R., Shiozaki, M., Fujino, T.: Reversing stealthy dopant-level circuits. In: Cryptographic Hardware and Embedded Systems-CHES 2014, pp. 112-126. Springer (2014)
25. Tang, X., Zhou, H., Banerjee, P.: Leakage Power Optimization With Dual-Vth Library In High-Level Synthesis. In: 42nd annual Design Automation Conference (DAC 2005). pp. 202-207 (2005)
26. Waksman, A., Sethumadhavan, S.: Silencing hardware backdoors. In: IEEE Symposium on Security and Privacy (SP 2011). pp. 49-63 (2011)

## A Difficulty of justification and propagation tables

Table 3: Computation of $d i f f j$ for different gate types. In the case of 2-input gates, we assume without loss of generality that input $A$ is the on-path input and $B$ is the off-path input. The first two columns show the output transition, and the input transition that we are trying to justify for this output transition. Columns 3-6 show the values that the on-path input (A) and off-path input (B) must take in the first and second cycles to justify the desired transition. The final column shows the formula to compute diffj in terms of the controllability of the inputs.

|  | output trans. | input <br> trans. |  | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~V}(2) \end{aligned}$ |  | $\begin{aligned} & \mathrm{B} \\ & \mathrm{v}(2) \end{aligned}$ | Diffj |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{X}=\mathbf{A N D}(\mathbf{A}, \mathrm{B})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | 1 | 1 | $C_{1}(A) * C_{0}(A) * C_{1}^{2}(B)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | - | 1 | $C_{0}(A) * C_{1}(A) * C_{1}(B)$ |
| $\mathrm{X}=\mathrm{OR}(\mathrm{A}, \mathrm{B})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | - | 0 | $C_{1}(A) * C_{0}(A) * C_{0}(B)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | 0 | 0 | $C_{0}(A) * C_{1}(A) * C_{0}^{2}(B)$ |
| $\mathbf{X}=\operatorname{XOR}(\mathbf{A}, \mathrm{B})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | 0 | 0 | $C_{1}(A) * C_{0}(A) * C_{0}^{2}(B)$ |
|  | $X \downarrow$ | $A \uparrow$ | 0 | 1 | 1 | 1 | $C_{0}(A) * C_{1}(A) * C_{1}^{2}(B)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | 0 | 0 | $C_{0}(A) * C_{1}(A) * C_{0}^{2}(B)$ |
|  | $X \uparrow$ | $A \downarrow$ | 1 | 0 | 1 | 1 | $C_{1}(A) * C_{0}(A) * C_{1}^{2}(B)$ |
| $\mathbf{X}=\mathbf{B U F F}(\mathrm{A})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | - | - | 1 |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | - | - | 1 |
| $\mathbf{X}=\mathbf{I N V}(\mathrm{A})$ | $X \downarrow$ | $A \uparrow$ | 0 | 1 | - | - | 1 |
|  | $X \uparrow$ | $A \downarrow$ | 1 | 0 | - | - | 1 |

Table 4: Computation of $d i f f p$ for different gate types. In the case of 2 -input gates, we assume without loss of generality that input $A$ is the on-path input and $B$ is the off-path input. The first two columns show the output transition, and the input transition that we are trying to propagate for this on-path input transition. Columns 3-6 show the values that the output (X) and off-path input (B) must take in the first and second cycles to propagate the desired transition. The final column shows the formula to compute diffp in terms of the controllability of the off-path input and observability of output.

|  | output trans. | input trans. |  |  |  |  | Diffp |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{X}=\mathbf{A N D}(\mathbf{A}, \mathbf{B})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | 1 | 1 | $O B_{1}(X) * O B_{0}(X) * C_{1}^{2}(B)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | - | 1 | $O B_{0}(X) * O B_{1}(X) * C_{1}(B)$ |
| $\mathbf{X}=\mathbf{O R}(\mathrm{A}, \mathrm{B})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | - | 0 | $O B_{1}(X) * O B_{0}(X) * C_{0}(B)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | 0 | 0 | $O B_{0}(X) * O B_{1}(X) * C_{0}^{2}(B)$ |
| $\mathbf{X}=\operatorname{XOR}(\mathbf{A}, \mathrm{B})$ | $X \downarrow$ | $A \downarrow$ | , | 0 | 0 | 0 | $O B_{1}(X) * O B_{0}(X) * C_{0}^{2}(B)$ |
|  | $X \downarrow$ | $A \uparrow$ | 1 | 0 | 1 | 1 | $O B_{1}(X) * O B_{0}(X) * C_{1}^{2}(B)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | 0 | 0 | $O B_{0}(X) * O B_{1}(X) * C_{0}^{2}(B)$ |
|  | $X \uparrow$ | $A \downarrow$ | 0 | 1 | 1 | 1 | $O B_{0}(X) * O B_{1}(X) * C_{1}^{2}(B)$ |
| $\mathbf{X}=\mathbf{B U F F}(\mathbf{A})$ | $X \downarrow$ | $A \downarrow$ | 1 | 0 | - | - | $O B_{1}(X) * O B_{0}(X)$ |
|  | $X \uparrow$ | $A \uparrow$ | 0 | 1 | - | - | $O B_{0}(X) * O B_{1}(X)$ |
| $\mathbf{X}=\mathbf{I N V}(\mathbf{A})$ | $X \downarrow$ | $A \uparrow$ | 1 | 0 | - | - | $O B_{1}(X) * O B_{0}(X)$ |
|  | $X \uparrow$ | $A \downarrow$ | 0 | 1 | - | - | $O B_{0}(X) * O B_{1}(X)$ |

## B Montgomery Ladder

To be able to compute the exact attack complexity the details of the Montgomery Ladder are important to determine how many manipulations are performed in each step. Algorithm 3 and Algorithm 4 describe the details of the assumed Montgomery Ladder implementation.

```
Algorithm 3: Montgomery Ladder
    Input: A 255-bit scalar \(s\) and the x-coordinate \(Q_{x}\) of \(Q \in E\)
    Output: c-coordinate \(P_{x}\) of point \(P \in E\) with \(P=s \cdot Q\)
    \(X_{1} \leftarrow 1 ; Z_{1} \leftarrow 0 ; X_{3} \leftarrow Q_{x} ; Z_{2} \leftarrow 1\)
    for \(i \leftarrow 254\) downto 0 do
        \(b \leftarrow\) bit \(i\) of \(s\)
        \(c \leftarrow\) bit \(i-1\) of \(s\) for \(i<254\) else \(c \leftarrow 0\)
        if \(b \oplus c=1\) then
            \(\operatorname{Swap}\left(X_{1}, X_{2}\right)\)
            \(\operatorname{Swap}\left(Z_{1}, Z_{2}\right)\)
        \(\left(X_{1}, Z_{1}, X_{2}, Z_{2}\right) \leftarrow \operatorname{LADDERSTEP}\left(Q_{x}, X_{1}, Z_{1}, X_{2}, Z_{2}\right)\)
    \(P_{x} \leftarrow X_{1} / Z_{1}\)
    return \(P_{x}\)
```

```
Algorithm 4: LADDERSTEP of The Montgomery Ladder (for
CURVE 25519)
    Input: \(Q_{x}, X_{1}, Z_{1}, X_{2}, Z_{2}\)
    Output: \(X_{1}, Z_{1}, X_{2}, Z_{2}\)
    \(T_{1} \leftarrow X_{2}+Z_{2} \quad 11 Z_{1} \leftarrow Z_{1}+X_{1}\)
    \(2 X_{1} \leftarrow X_{2}-Z_{2} \quad 12 Z_{1} \leftarrow T_{2} \cdot Z_{1}\)
    \(3 Z_{2} \leftarrow X_{1}+Z_{1} \quad 13 X_{1} \leftarrow Z_{2} \cdot X_{1}\)
    \(4 X_{1} \leftarrow X_{1}-Z_{1} \quad 14 Z_{2} \leftarrow T_{1}-X_{2}\)
    \(5 T_{1} \leftarrow T_{1} \cdot Z_{2} \quad 15 Z_{2} \leftarrow Z_{2} \cdot Z_{2}\)
    \(6 X_{2} \leftarrow X_{2} \cdot Z_{2} \quad 16 Z_{2} \leftarrow Z_{2} \cdot Q_{x}\)
    \(7 Z_{2} \leftarrow Z_{2} \cdot Z_{2} \quad 17 X_{2} \leftarrow T_{1}+X_{2}\)
    \(8 X_{1} \leftarrow X_{1} \cdot X_{1} \quad 18 X_{2} \leftarrow X_{2} \cdot X_{2}\)
    \(9 T_{2} \leftarrow Z_{2}-X_{1} \quad 19\) return \(X_{1}, Z_{1}, X_{2}, Z_{2}\)
\(10 Z_{1} \leftarrow T_{2} \cdot a 24\)
```

Computing the failure probability of a scalar multiplication In this subsection we describe how the failure probability of a Montgomery Ladder scalar multiplication with schoolbook multiplication on the Trojan Multiplier can be compute. To compute the probability that the computation fails we fist compute
the probability that a computation does not fail. As noted previously, in a 255 -bit schoolbook integer multiplications with 32-bit word size, 64 multiplications are performed. From this 64 multiplications, 49 multiplications are the multiplications of two 32 -bit numbers, while 6 are 32 -bit times 31 -bit multiplications and one 31bit times 31 -bit multiplications. We again assume that only 32 -bit multiplications can result in a faulty response. In 42 multiplications the second operand is the same as in the previous multiplications and hence the probability that such a multiplication fails is:

$$
P_{M\left(a_{1}, a_{b}\right)} \cdot P_{M\left(a_{0} \mid a_{1}, b_{1}=b_{0}\right)}
$$

For 7 multiplications the failure probability is:

$$
P_{M\left(a_{1}, a_{b}\right)} \cdot P_{M\left(a_{0}, b_{1} \mid a_{1}, b_{1}\right)}
$$

The probability that no failure occurs during one Montgomery Ladder step is therefore:

$$
\left(1-P_{M\left(a_{1}, a_{b}\right)}\right)^{42} \cdot\left(1-P_{M\left(a_{0}, b_{1} \mid a_{1}, b_{1}\right)}\right)^{7}
$$

A 255-bit scalar multiplication requires 254 Montgomery Ladder steps. Hence the probability that a failure occurs is given by:

$$
1-\left(\left(1-P_{M\left(a_{1}, a_{b}\right)}\right)^{42} \cdot\left(1-P_{M\left(a_{0}, b_{1} \mid a_{1}, b_{1}\right)}\right)^{7}\right)^{254}
$$


[^0]:    ${ }^{1}$ See Appendix B of the IACR ePrint version for the Montgomery Ladder algorithm.

