NTRU Modular Lattice Signature Scheme on CUDA GPUs

Wei Dai¹, John Schanck², Berk Sunar¹, William Whyte², and Zhenfei Zhang²

¹ Worcester Polytechnic Institute, Worcester, Massachusetts, USA
{wdai,sunar}@wpi.edu
² Security Innovation, Wilmington, Massachusetts, USA
{jschanck,wwhyte,zzhang}@securityinnovation.com

Abstract. In this work we show how to use Graphics Processing Units (GPUs) with Compute Unified Device Architecture (CUDA) to accelerate a lattice based signature scheme, namely, the NTRU modular lattice signature (NTRU-MLS) scheme. Lattice based schemes require operations on large vectors that are perfect candidates for GPU implementations. In addition, similar to most lattice based signature schemes, NTRU-MLS provides transcript security with a rejection sampling technique. With a GPU implementation, we are able to generate many candidates simultaneously, and hence mitigate the performance slowdown from rejection sampling. Our implementation results show that for the original NTRU-MLS parameter sets, we obtain a 2× improvement in the signing speed; for the revised parameter sets, where acceptance rate of rejection sampling is down to around 1%, our implementation can be as much as 47× faster than a CPU implementation.

Keywords: NTRU, digital signatures, lattice techniques, CUDA, GPU.

1 Introduction

Lattice based signature schemes have received a growing interest due to the threat of quantum computers [1]. Organizations and research groups are looking for candidate algorithms to replace RSA and ECC based schemes [2, 3]. However, lattice based signature schemes naturally have large signature sizes compared to RSA and ECC based solutions. Among existing candidates, schemes that are instantiated over NTRU lattices [4], such as BLISS [5] and NTRU-MLS [6], are the most practical. This is due to the special structure of NTRU lattices.

Lattice based signature schemes have a history of almost 20 years. Early lattice based signature schemes, such as GGHSign [7] and NTRUSign [8], leak private key information in a transcript of message/signature pairs. An attacker can produce a signing key from a long enough transcript using methods for “learning a parallelepiped” [9, 10].

In [11], Lyubashevsky proposed a rejection sampling method to thwart transcript leakage attacks. Using his technique, signatures are produced according to a fixed public distribution (typically either a Gaussian or a uniform distribution). A transcript reveals only this public distribution, and contains no information about the particular signing key that is used to generate the signatures.

This technique has become the de facto method for avoiding transcript leakage in lattice based signature schemes, such as [5, 6, 12]. However, to ensure that the output signature follows a given distribution, a large number of random candidate signatures may need to be generated for a single document before one is accepted. This slows down the total signing procedure significantly, but this slowdown can be mitigated by parallel computing.

Graphics Processing Units (GPUs) are a widely used source of computational power for highly parallelizable tasks. Commodity GPUs provide high performance for low cost, and are an attractive platform for cryptographic accelerators. Research such as [13, 14] have demonstrated that GPUs can provide significant throughput improvements for cryptographic operations.

Our contribution: In this paper, we investigate the impact of parallel computing on NTRU-MLS signature generation time on Compute Unified Device Architecture (CUDA) supported GPUs. The NTRU Modular Lattice Signature (NTRU-MLS) scheme was proposed at PQCrypto 2014 [6], and has several attractive features. First, the use of NTRU lattices enables fast and parallel signing operations. Second,
NTRU-MLS only requires samples from the uniform distribution. The discrete Gaussian sampling required by other schemes involves the use of look-up tables or other computation that can be difficult to implement efficiently on a GPU.

Since the debut of NTRU-MLS, there has been a major revision of the recommended parameter sets [15]. The new parameter sets offer higher security, smaller keys and smaller signatures, but require much more aggressive rejection sampling. As we can generate multiple candidate signatures in parallel with a GPU, our implementation performs surprisingly well with the revised parameter sets. With the original parameter sets, we see a two-fold speedup compared to a CPU implementation; while with the revised parameter sets, our implementation is 18-47 times faster than a CPU implementation.

2 Preliminaries

2.1 Notation

NTRU-MLS makes extensive use of operations in the ring $\mathcal{R} = \mathbb{Z}[x] / (x^N - 1)$. For a polynomial $f = \sum_{i=0}^{N-1} a_i x^i$, its vector form is $\langle a_0, a_1, \ldots, a_{N-1} \rangle$. We abuse the notation $f$ to denote either the vector or the polynomial where there is no ambiguity. We use $\|f\|$ to denote the max-norm of $f$, i.e., $\|f\| = \max_{0 \leq i < N} |a_i|$. Modulo operations are centered at 0. A vector/polynomial modulo $q$ is carried out as coefficients modulo $q$ and lifted to $[-q/2, q/2)$. For simplicity, we use $\mathcal{R}(k)$ to denote the set $\{ f \in \mathcal{R} : \|f\| \leq k \}$.

We work on dimension $n = 2N$ integral lattices $\mathcal{L} \subset \mathbb{Z}^n$. An NTRU lattice $\mathcal{L}_h$ is determined by an integer modulus $q$ and an element $h \in \mathcal{R}$. Points in the lattice are in one-to-one correspondence with elements of the set $\{(s, t) \in \mathcal{R}^2 : t = h \ast s \ (\text{mod } q)\}$ by equating $\mathcal{R}^2$ and $\mathbb{Z}^n$ in the natural way. For NTRU-MLS one takes $h \equiv f^{-1} \ast g \ (\text{mod } q)$ where $f$ and $g$ are short polynomials.

2.2 Review of NTRU-MLS

Let $\mathcal{L}$ be a dimension $n$ lattice. Let $p$ be a small integer, and let $m_p \in \mathbb{Z}_p^n$ represent the message to be signed. The goal of the signer in the modular lattice signature scheme is to find a vector $s$, such that

1. $s \in \mathcal{L}$;
2. $\|s\|$ is small; and
3. $s \equiv m_p \ (\text{mod } p)$.

Any lattice point $s$ satisfying $s \equiv m_p \ (\text{mod } p)$ is a potential signature. With a short basis, it is easy to find such a vector $s$ that satisfies all requirements. Anyone can use a public basis to verify the correctness of the signature. However, if one does not know a short basis, then it is hard to find a vector that satisfies all of the criteria simultaneously.

To enable transcript security, it is required that the signatures are distributed over a public region that is sufficiently large. A candidate will be rejected if it falls out of this region.

The NTRU-MLS scheme is an efficient instantiation of this idea using NTRU lattices. The scheme takes these parameters:

- $N$ the degree of the polynomial ring
- $p$ a small prime
- $q$ an integer larger than and relatively prime to $p$
- $B_s, B_t$ norm constraints of a signature $(s, t)$.

The scheme follows these algorithms:

- Key generation:
  1. Pick two polynomials $F, g \in \mathbb{Z}_p^N$ that are both invertible modulo $p$ and $q$; set $f = pF$.
  2. Compute $h \equiv f^{-1} \ast g \ (\text{mod } q)$.
  3. Publish $h$ as the public key; keep $(f, g)$ as the secret key.
product form polynomials. To enable fast ring convolutions, NTRU-MLS makes use of product form polynomials. The secret polynomial $g$ is constructed as $F = F_1 * F_2 + F_3 + 1$, where $F_i$ is a very sparse ternary polynomial with exactly $d_i$ coefficients equal to +1 and $d_i$ coefficients equal to −1, for $i = 1, 2, 3$ respectively. The same construction method applies to $g$. See section 3.2 for more details.

Product Form Polynomials To enable fast ring convolutions, NTRU-MLS makes use of product form polynomials. The secret polynomial $F$ is constructed as $F = F_1 * F_2 + F_3 + 1$, where $F_i$ is a very sparse ternary polynomial with exactly $d_i$ coefficients equal to +1 and $d_i$ coefficients equal to −1, for $i = 1, 2, 3$ respectively. The same construction method applies to $g$. See section 3.2 for more details.

Rejection sampling Rejection sampling is a technique to obtain a desired distribution $\chi_2$ from an input distribution $\chi_1$. In NTRU-MLS, the transcript security requires that a signature $(s, t)$ is indistinguishable from a sample from a uniform distribution. However, as $(s, t) = (s_0, t_0) + a * (f, g)$, where $(s_0, t_0)$ is uniformly distributed over $R(q/2) \times R(q/2)$, the raw output $(s, t)$ does not follow a uniform distribution. Indeed, the distribution $\chi_1$ of $(s, t)$ is slightly thicker towards the edge of $R(q/2) \times R(q/2)$ due to the $a * (f, g)$ term. By rejecting the candidate signature that lies outside of $R(q/2 - B_s) \times R(q/2 - B_t)$ we obtain a uniform distribution $\chi_2$ over $R(q/2 - B_s) \times R(q/2 - B_t)$.

As mentioned earlier, rejection sampling incurs a cost. Depending on the rejection rate, one need to regenerate candidate signatures (Steps 2-6) for many time. We use parallel computing to mitigate the slowdown due to rejection sampling.

2.3 CUDA GPU Computing

CUDA is a parallel computing platform and application programming interface (API) model that allows the use of a CUDA-enabled GPU for general purpose processing. A GPU provides immense computational power, but has a highly specialized architecture. The programming model and memory hierarchy are much different from a CPU. Here we present a succinct review.

Programming Model A CUDA-enabled GPU consists of thousands of CUDA cores partitioned into an array of independent streaming multiprocessors (MPs). Each MP is built with function units, private memory, data cache and instruction buffer. The CUDA programming model abstracts GPUs’ hardware architecture for developers.

CUDA GPU computing involves two parties: CPUs and system memory are called “host”; GPUs and GPU memory are called “device”. In a GPU-accelerated application, intensive computation are offloaded to the device, while the rest of the application remains on the host, with a parallel function invocation (a kernel). A kernel is supposed to be invoked by the host and executed by the device with an array of sequential

---

3 To achieve so, the random vector $r$ needs to be uniformly sampled from $R \left( \left[ \frac{q}{2} + \frac{1}{2} \right] \right)$. If the random number generator is biased, one loses the transcript security. In our implementation, we use Salsa20 [16] which has been standardized by IETF [17], and has been adopted in several popular libraries, such as OpenSSH and IPsec.
threads. A MP is able to concurrently execute groups of 32 threads (warps) in a single instruction multiple data (SIMD) style. All threads, each having an thread index provide its own control flow, run the same code.

By the concept of CUDA, threads are further grouped into blocks. Every kernel is launched with grid configurations (the number of blocks and the number of threads per block). Each block is then assigned to one of the MPs. Only threads within a block can cooperate or synchronize. The dimension of a grid and that of each block determine how computing resource is assigned to program, i.e. the mapping of threads to CUDA cores and of blocks to MPs, which is mainly arranged by hardware controller components.

A basic model of computation offloading includes 3 steps: copy input data from the host to the device; launch a kernel (or kernels) with grid configurations; copy results from the device to the host when necessary. The computation complexity of a kernel and the amount of data transferred between host and device depend on the details of an implementation. A few criteria need to be considered to design an efficient GPU implementation, such as maximizing the use of processors and MPs (see 4.1), minimizing the latency caused by data accesses (see 2.3), etc..

**Memory Management** Memory management influences the performance of a GPU-accelerated program significantly. Several types of memory or cache are built within a GPU and each has an optimal access pattern. The GPU memory architecture is represented in Table 1 where memory types are listed from top to bottom by access speed from fast to slow.

<table>
<thead>
<tr>
<th>Memory</th>
<th>Cached</th>
<th>Access</th>
<th>Scope</th>
<th>Lifetime</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register</td>
<td>N/A</td>
<td>R/W</td>
<td>One thread</td>
<td>Thread</td>
</tr>
<tr>
<td>Constant</td>
<td>Yes</td>
<td>R</td>
<td>All thread + host</td>
<td>Application</td>
</tr>
<tr>
<td>Texture</td>
<td>Yes</td>
<td>R</td>
<td>All thread + host</td>
<td>Application</td>
</tr>
<tr>
<td>Shared</td>
<td>N/A</td>
<td>R/W</td>
<td>All threads in a block</td>
<td>Block</td>
</tr>
<tr>
<td>Local</td>
<td>No</td>
<td>R/W</td>
<td>One thread</td>
<td>Thread</td>
</tr>
<tr>
<td>Global</td>
<td>No</td>
<td>R/W</td>
<td>All thread + host</td>
<td>Application</td>
</tr>
</tbody>
</table>

An efficient kernel design should take advantage of these device memory properties:

- Global memory is off-chip, uncached, expensive to access. It is not a good option for data accessed repeatedly. However, it is adequate in size (e.g. 12 GB on a NVIDIA GeForce Titan X graphic card), and it is the only memory type that can be modified by a kernel and be copied to the host. Therefore, it is used for data input and output. Global memory favors a coalesced access pattern: each thread in a warp accesses memory contiguously from the same 128 Bytes chunk. A non-coalesced (strided) access pattern could take hundreds of times more cycles.

- Constant memory is cached and has high speed with a limited size (usually 64 KB). It suits repeatedly requested data and outspeeds any other memory types if adjacent threads tend to access the same data.

- Texture memory is cached and read-only. It is bounded to global memory by the host. It works for this pattern: nearby thread are likely to read from data that have close addresses (non-coalesced). Texture memory is preferred for data that are read often, updated rarely, especially for data whose access pattern exhibits a spatial locality.

- Shared memory resides in each MP. It is allocated for and can be read or written by all threads in a block. It offers better performance than local or global memory, thus is often utilized as a buffer to hold intermediate data, or to re-order strided global memory accesses to a coalesced pattern. However, shared memory comes with a limited size per block (e.g. 96 KB on a NVIDIA GeForce Titan X graphic card). Shared memory is divided into banks that each bank serves only one address per cycle. Multiple simultaneous accesses to a bank create a bank conflict. Shared memory can become as fast as registers, if all threads of a half-warp access a different bank (no bank conflict).
The data transfer between the host and the device, invoked to feed constant memory or global memory and to output results, may cause unwanted delay as well. They can be optimized in following methods: overlap data transfer and computation with CUDA streams; minimize the amount of data transferred and pack small transfers into one larger transfer when possible; use page-locked (or pinned) memory to achieve a higher bandwidth.

3 Our GPU Implementation

The idea is to offload the steps 2-7 of the signing algorithm in Section 2.2 to a GPU. Those steps (we may call them an “attempt”) repeat until a valid signature is generated. Hence, the amount of computation grows when the probability of generating a valid signature, namely Prob[valid], decreases. For example, when choosing the parameter set \[N = 401, q = 2^{15}, p = 3, B_s = 138, B_t = 46\], Prob[valid] is as low as 1.11\%. On average it would take approximately 90 attempts to generate a valid signature. Since every attempt is independent, we may compute a number of them in parallel, which leads to the idea of exploiting a GPU.

When designing a GPU kernel that computes attempts, we considered several factors to achieve a higher performance, such as data types, device memory types, grid dimensions, etc. We started with implementing polynomial operations and a random number generator based on the Salsa20 stream cipher. With the help of a profiling tool: the NVIDIA Visual Profiler, we improved kernels’ performance, optimized the communication between the host and the device, and set optimal grid dimensions according to the device architecture and parameter selection.

3.1 The CPU-GPU Workflow

We designed a single CUDA kernel \texttt{GenSig} to compute Steps 2-7. As opposed to a design with several kernels, temporary results may utilize shared memory that has a faster accessing speed rather than global memory. We also have every CUDA block perform an independent attempt, due to the fact that shared memory is only accessible by threads within the same block. Let say that the host launches a kernel \texttt{GenSig} that creates \(\beta\) attempts with \(\beta\) blocks (the grid dimension/size) and \(\tau\) threads (the block dimension/size) per block. The probability that a block generates a valid signature depends on the parameter set and is denoted by \(\rho = \text{Prob[valid]}\).

The \textbf{Host} At the start, the host copies necessary input data to the device: the public key \(h\), the secret key \((f, g)\) in product form and the precomputed \(g^{-1}\), the hash \((s_p, t_p)\) computed by the host, a 256-bit key, a 64-bit nonce and a 64-bit stream position required by the Salsa20 stream cipher.

The host also allocates memory space on both the device and the host to hold and to transfer output. Since \texttt{GenSig} generates \(\beta\) attempts, an array \texttt{Sig} large enough to hold \(\beta\) signatures and a \(\beta\)-bit flag \texttt{Pos} are allocated. A block that generates a valid signature marks the corresponding bit in \texttt{Pos} with atomic operations. After every kernel launch, the host copies \texttt{Pos} from the device. If the host then sees the \(k\)-th bit of \texttt{Pos} is marked, it copies the \(k\)-th signature in \texttt{Sig} from the device and finishes the signature generation.

When input is ready on the device, the host launches kernel \texttt{GenSig}. We may obtain a valid signature after \((\rho\beta)^{-1}\) kernel launches on average. The program needs to stop computing extra attempts as soon as a valid signature is generated. Such a termination instruction is issued by the host. The block(s) that generates a valid signature cannot terminate or inform the other blocks efficiently. Although an inter-block synchronization could be instantiated with repeated atomic accesses to global memory to perform a broadcast among blocks, it would introduce a significant overhead.

The \textbf{Device} The kernel \texttt{GenSig} assigns several CUDA blocks that each attempts to generate a signature. We set a flag \texttt{IsValid} with shared memory in each block to mark whether the signature generated by this block is valid or not. In our design, the validity of a signature can be diagnosed before the attempt finishes. In Fig. 1 we can see that three criteria have to be checked: the random number generation flag must not be
set (see 3.3), the norm of \( s \) must be less than or equal to \( q/2 - B_s \), and the norm of \( t \) must be less than or equal to \( q/2 - B_t \) (Step 6 of the signing procedure).

A thread that has observed a failure among these criteria marks \( \text{IsValid} \) as false with an atomic operation and terminates itself right away. Each thread checks \( \text{IsValid} \) before consuming. However, a thread might mark \( \text{IsValid} \) as false under a criterion, while another thread have checked the same criterion and have started to compute the following steps. We use a final synchronization of all threads to ensure that a signature is stored to \( \text{Sig} \) and is marked in \( \text{Pos} \) only if it is valid. Such a strategy avoids unnecessary accesses to global memory. To be clear, one kernel could have generated more than one valid signatures and stored them separately. The host only retrieves one of them. The routines of each thread in \( \text{GenSig} \) are summarized in Fig. 1.

**Summary** The signing procedure works in the following way:

- Generate a hash of the document to be signed: \( (s_p, t_p) \).
- Copy \( (s_p, t_p, h, g^{-1}, F_1, F_2, F_3, G_1, G_2, G_3) \) to device memory.
- Repeatedly invoke the \( \text{GenSig} \) kernel until at least one valid signature is generated.
- Copy one valid signature to the host from the device.

Data type choices, device memory management, random number generation, polynomial operations and the selection of \((\beta, \tau)\) will be discussed later in this section.

### 3.2 Ring Operations

Here we explain how the algebraic operations are implemented. Steps 3, 4, and 5 in the signing algorithm require polynomial multiplication. Steps 3 and 4 require multiplication of arbitrary elements of \( R \) whereas
the multiplications in Step 5 involve product-form polynomials. In Section 3.2 we discuss our generic multiplication routine, and in Section 3.2 we discuss how we handle product-form polynomials. We also discuss how these routines determine the optimal grid dimensions (the number of blocks launched and the number of threads per block) for the CUDA kernel.

**Data Types** We carefully select these data types to avoid overflow and to reduce memory consumption as well:

- A polynomial in \( \mathbb{R} (q/2) \), such as \( h \), is stored in an array of 32-bit signed integers;
- A polynomial in \( \mathbb{R} (p/2) \), such as \( s_p, \) \( t_p, \) \( g^{-1} \), is stored in an array of 8-bit signed integers;
- Ternary polynomials \( F_i \) and \( G_i \) are stored in arrays of length \( 2d_i \). The entries of these arrays are 16-bit unsigned integers that represent the indices of +1 and exactly one coefficient of \( c \) (mod \( N \)), \( \sum_{j=0}^{N-1} a_j b_j x^{(i+j \mod N)} \).

We will hereafter drop the (mod \( N \)) from superscripts and subscripts and will perform index arithmetic in \( \mathbb{Z}_N \). The computation is performed either modulo \( N \) or modulo \( p \). According to our parameter selections (see Table 4), \( q \) being a power of 2 provides fast modulo \( q \) operations. We also choose \( p = 3 \) which makes a polynomial in \( \mathbb{R} (p/2) \) a ternary polynomial.

**Generic Polynomial Multiplication** Given two polynomials \( a = \sum_{i=0}^{N-1} a_i x^i \) and \( b = \sum_{i=0}^{N-1} b_i x^i \), and their product \( c = \sum_{i=0}^{N-1} c_i x^i \), where \( a, b, c \in \mathbb{R} \), we have

\[
c = a \ast b \mod x^N - 1
= \sum_{i=0}^{N-1} \sum_{j=0}^{N-1} a_i b_j x^{(i+j \mod N)}
= \sum_{i=0}^{N-1} \left( \sum_{j=0}^{N-1} a_j b_{(i-j \mod N)} \right) x^i.
\]

We will hereafter drop the (mod \( N \)) from superscripts and subscripts and will perform index arithmetic in \( \mathbb{Z}_N \). The computation is performed either modulo \( q \) (step 3) or modulo \( p \) (step 4). According to our parameter selections (see Table 4), \( q \) being a power of 2 provides fast modulo \( q \) operations. We also choose \( p = 3 \) which makes a polynomial in \( \mathbb{R} (p/2) \) a ternary polynomial.

**Product Form Polynomial Multiplication** In step 5, \( f \) and \( g \) are computed from ternary polynomials \( F_i \) and \( G_i \):

\[
f = p(F_1 \ast F_2 + F_3 + 1)
g = G_1 \ast G_2 + G_3 + 1.
\]

\( F_i \) and \( G_i \) have exactly \( d_i \) coefficients that are +1 and exactly \( d_i \) coefficients that are −1. In other words, \( F_i, G_i \in \mathcal{T} (d_i) \ (i = 1, 2, 3) \), where \( \mathcal{T} (d_i) \subset \mathbb{R} (1) \) is defined as

\[
\mathcal{T} (d_i) = \left\{ b \in \mathbb{R} (1) : ||\{j : b_j = +1\}| = d_i, \{j : b_j = -1\}| = d_i, \right\}.
\]

To represent elements of \( \mathcal{T} (\cdot) \) we only have to record the positions of non-zero coefficients. We store a polynomial \( b \in \mathcal{T} (d) \) as \( (B^+, B^-, d) \), where \( B^+ = \{ j \in \mathbb{Z}_N : b_j = +1 \} \), \( B^- = \{ j \in \mathbb{Z}_N : b_j = -1 \} \) and \( |B^+| = |B^-| = d \).

Now we can express Step 5 of the signing routine as several multiplications involving polynomials in \( \mathcal{T} (d) \). Given the polynomial \( a \) from Step 4, we compute

\[
a \ast f = p(a \ast F_1 \ast F_2 + a \ast F_3)
a \ast g = a \ast G_1 \ast G_2 + a \ast G_3.
\]
Algorithm 1 Product Form Polynomial Multiplication with \( N \) Threads in A Block

Input: \( a, b_i = (B_i^+, B_i^-, d_i), \ i = 1, 2, 3 \)
Input: \( \text{tid} \in Z_N \) \[ \text{thread ID that marks the current thread} \]
Input: \( t \) \[ \text{temporary result shared by all threads} \]

1: parfor all threads do
2: procedure \( t = a \ast b_1 \)
3: \( \text{tid} = 0 \)
4: for \( j \leftarrow 0 \) to \( d_1 - 1 \) do
5: \( t_{\text{tid}} + = a_{(\text{tid} - B_i^+)[j] \mod N} \)
6: \( t_{\text{tid}} - = a_{(\text{tid} - B_i^-)[j] \mod N} \)
7: end for
8: end procedure
9: \_syncthreads() \[ \text{Wait until} \ t \ \text{is ready} \]
10: procedure \( c = t \ast b_2 \)
11: \( c_{\text{tid}} = 0 \)
12: for \( j \leftarrow 0 \) to \( d_2 - 1 \) do
13: \( c_{\text{tid}} + = t_{(\text{tid} - B_i^+)[j] \mod N} \)
14: \( c_{\text{tid}} - = t_{(\text{tid} - B_i^-)[j] \mod N} \)
15: end for
16: end procedure
17: procedure \( c + = a \ast b_3 \)
18: for \( j \leftarrow 0 \) to \( d_3 - 1 \) do
19: \( c_{\text{tid}} + = a_{(\text{tid} - B_i^+)[j] \mod N} \)
20: \( c_{\text{tid}} - = a_{(\text{tid} - B_i^-)[j] \mod N} \)
21: end for
22: end procedure
23: end parfor

Output: \( c = a \ast b_1 \ast b_2 + a \ast b_3 \)

To simplify, the problem is to compute \( a \ast F_1, (a \ast F_1) \ast F_2, a \ast F_3 \), and likewise for \( g \). Each of these multiplications is between one dense and one sparse polynomial in \( T(d) \) for some \( d \). Given a dense polynomial \( a \) and a sparse polynomial \( b \in T(d) \) represented as \((B^+, B^-, d)\), their product \( c = a \ast b \) can be computed as

\[
c = a \ast b \pmod{x^N - 1} \\
= \sum_{i=0}^{N-1} \sum_{j=0}^{N-1} a_i b_j x^{i+j} \\
= \sum_{i=0}^{N-1} \left( \sum_{j \in B^+} a_i x^{i+j} - \sum_{j \in B^-} a_i x^{i+j} \right) \\
= \sum_{i=0}^{N-1} \left( \sum_{j \in B^+} a_{i-j} x^j - \sum_{j \in B^-} a_{i-j} x^j \right) \\
= \sum_{i=0}^{N-1} \left( \sum_{j \in B^+} a_{i-j} - \sum_{j \in B^-} a_{i-j} \right) x^i.
\]

(2)

Now when implemented, (2) requires only a total of \( N d \) integer additions and subtractions which offers a much better performance than (1), since \( d \) is selected much smaller than \( N \). Furthermore, (2) is completely parallelizable. As we want the computation to be evenly distributed among threads, we use \( N \) threads, one for each coefficient of \( c \).
Algorithm 2 Random Polynomial Generation with $N$ Threads in A Block

\begin{align*}
\text{Input: } & \text{ctr, rng, cap} \\
\text{Input: } & \text{tid} \in \mathbb{Z}_N \quad \triangleright \text{thread ID that marks the current thread} \\
\text{Input: } & t \quad \triangleright \text{a buffer to hold } [N/16] \text{ integers (32-bit)}
\end{align*}

1: \text{parfor } \lceil N/16 \rceil \text{ threads do} \\
2: \quad \text{procedure \textsc{the Salsa20 block cipher}} \\
3: \quad \text{Write output to } t_{16id} \sim t_{16id+15} \\
4: \quad \text{end procedure} \\
5: \text{end parfor} \\
6: \text{parfor } N \text{ threads do} \\
7: \quad \text{procedure \textsc{Scale } } t_{\text{tid}} \text{ TO } r_{\text{tid}} \\
8: \quad \text{if } t_{\text{tid}} < \text{cap then} \\
9: \quad \quad r_{\text{tid}} = (t_{\text{tid}} \text{ mod } \text{rng}) - \text{ctr} \\
10: \quad \text{else} \\
11: \quad \quad \text{Mark this signature as invalid} \\
12: \quad \text{end if} \\
13: \quad \text{end procedure} \\
14: \text{end parfor} \\
\text{Output: } r \in \mathcal{R} \left( \left\lfloor \frac{q}{2p} + \frac{1}{2} \right\rfloor \right)

Remark: We considered (2) as an alternative method to perform generic polynomial multiplications. However, when implemented in CUDA program, (2) introduces a large number of conditional branches that make it slower than (1).

Algorithm 1 explains how product form multiplication is implemented in parallel. All threads execute the same code; tid marks the thread ID and indexes the coefficient of the result that the thread computes. We create a buffer $t$ shared by all threads to hold a temporary polynomial result. In the procedure $c = t \ast b_2$, a thread reads from a location in $t$ that is previously modified by another thread. To avoid a write-after-read hazard that would lead to an incorrect result, we call a barrier function ($\_\_\text{syncthreads}()\_\_\$) that synchronizes all threads after the writes to $t$.

We need to determine the types of device memory to use and block dimensions. In terms of performance, $t$ requires fast read and write by all threads, and therefore utilizes shared memory. For $B_i^+$ and $B_i^-$, constant memory is obviously the right type to use, since all threads read the same locations of $B_i^+$ and $B_i^-$ at the same time. All threads should belong to the same thread block to synchronize. Hence, it takes at least $N$ threads on each block to handle a polynomial multiplication. $a$ has a random access pattern by the algorithm, hence adopts shared memory.

Summary Polynomial multiplications requires at least $N$ threads to execute. And all these threads belong to the same block. The usage of device memory types are listed in Table 2.

3.3 Random Number Generator

Step 2 of the signing algorithm requires a fast random number generator on the device. We adopted the Salsa20 stream cipher [16] which expands a 256-bit key, a 64-bit nonce that increases by every attempt, and a 64-bit stream position to a 512-bit output. The random polynomial $r$ is uniformly sampled from $\mathcal{R} \left( \left\lfloor \frac{q}{2p} + \frac{1}{2} \right\rfloor \right)$, i.e. the coefficients of $r$ are uniformly random over the interval

$$
\left\lfloor - \frac{q + p - 1}{2p} \right\rfloor + 1, \left\lfloor \frac{q + p - 1}{2p} \right\rfloor - 1
$$

(3)
Let

\[
\begin{align*}
    \text{ctr} &= \left\lfloor \frac{q + p - 1}{2p} \right\rfloor - 1 \\
    \text{rng} &= 2 \ast \text{ctr} + 1 \\
    \text{cap} &= 2^{32} - 1 - \left(2^{32} - 1 \mod \text{rng}\right).
\end{align*}
\]

To achieve an uniform distribution, we generate uniform integers in \(Z_{\text{cap}}\) and map them into interval (3) via:

\[
r \mapsto (r \mod \text{rng}) - \text{ctr}.
\]

Taking 32 bits of the output of Salsa20 yields a random integer \(r \in Z_{2^{32}}\). However, applying the above map to elements of \(Z_{2^{32}}\) does not yield the uniform distribution on the interval (3). To fix this, we mark the signature invalid if it ever happens that \(r_{\text{tid}} \geq \text{cap}\). This reduces the probability of generating a valid signature by a factor of \(\left(1 - \left(1 - \frac{\text{cap}}{2^{32}}\right)^N\right)\). Since \(\text{rng} << 2^{32}\), the loss in acceptance rate is tolerable.

Details are provided in Algorithm 2. Every group of 16 threads generates a 512-bit random seed and each thread generates a single 32-bit element of interval (3) from a unique portion seed. The Salsa20 rounds cannot be easily parallelized on 16 threads. However, the performance of the whole kernel is not much affected if we compute all the rounds on each thread with registers.

### 3.4 Memory Management

Table 2 lists all the inputs and buffers needed by the CUDA kernel. As explained in algorithm 1, all threads access to the same location in \(F_i\) and \(G_i\) at the same time, where constant memory is chosen. However, the other inputs, although are read only, have different access patterns that are more efficient with shared memory. To minimize the latency cause by memory accesses, we first copy those data from the host to device texture memory, and then load them into shared memory. Together with other buffers that require read and write accesses, the total amount of shared memory is \((10N + 68)\) bytes, which is less than the limit of our GPU (96 KB per block).

<table>
<thead>
<tr>
<th>Input / Buffer</th>
<th>Memory Type</th>
<th>Integer Type</th>
<th>Size in Bytes</th>
</tr>
</thead>
<tbody>
<tr>
<td>(F_i, G_i)</td>
<td>constant</td>
<td>16-bit unsigned</td>
<td>(4(d_1 + d_2 + d_3))</td>
</tr>
<tr>
<td>(s_p, t_p, g^{-1})</td>
<td>shared, texture</td>
<td>8-bit signed</td>
<td>(N)</td>
</tr>
<tr>
<td>(h)</td>
<td>shared, texture</td>
<td>32-bit signed</td>
<td>(4N)</td>
</tr>
<tr>
<td>Salsa20</td>
<td>shared, texture</td>
<td>32-bit unsigned</td>
<td>64</td>
</tr>
<tr>
<td>(a, (t_p - t_0))</td>
<td>shared</td>
<td>8-bit signed</td>
<td>(N)</td>
</tr>
<tr>
<td>(s_0, t_0)</td>
<td>shared</td>
<td>32-bit signed</td>
<td>(4N)</td>
</tr>
<tr>
<td>IsValid</td>
<td>shared</td>
<td>32-bit unsigned</td>
<td>4</td>
</tr>
</tbody>
</table>

The kernel avoids access to global memory as much as possible, since it is expensive. When at least one valid signature is generated, the kernel will write the signature to a global memory location from which it will eventually be read into system memory. Each valid signature (4\(N\) bytes) is written to a specified position in the result buffer. If more than one valid signature is generated, more global memory accesses are required. Although these global memory accesses are unnecessary, the only way to avoid them is with global memory reads to check whether a valid signature has been generated. In practice, this solution yields no performance improvement.

### 4 Implementation Results

In this section we discuss performance influential factors such as CUDA grid dimensions, the GPU architecture and the parameter selection. We then present implementation results showcasing the performance of our NTRU-MLS on GPU, and compare them against the previous C instantiation proposed by Hoffstein et al. in [6].
4.1 Tuning CUDA Implementation

Parameter sets No. 1-4 in Table 4 were described in in [6]. We have listed them with their reduced bit security estimates due to the attack described in [18]. The revised parameter sets No.5-9 provide a higher level of security and a reduced signature (and key) size. The improvements come at a cost of a more aggressive rejection rate (i.e. a lower Prob[valid]) which implies a huge increase of signing time. It is clearly observed when we compare signing speeds in Table 4 of revised parameters to those of original parameters.

As in 3.1, let \( \rho = \text{Prob[valid]} \), and let \( \beta \) be the grid size launched by the kernel \texttt{GenSig}. In average, after \((\rho \beta)^{-1}\) kernel launches, a valid signature is generated. Unfortunately, those kernels are launched sequentially because of the validity check on the host after every launch. The choice of \( \beta \) affects performance greatly.

The NVIDIA GTX Titan X graphics card based on the GM200 GPU (see Table 3) has 24 multiprocessors (MPs) that are capable of computing multiple blocks. If we select \( \beta \leq 24 \), at least one MP is idle during computation. That is to say, choosing \( \beta = 24 \) does not increase the latency of the kernel \texttt{GenSig} much, comparing to choosing a smaller grid size. Although for parameters No.1-4, No.6 and No.7 whose acceptance rates are higher than \( \frac{1}{24} \), setting \( b = 24 \) might generate more than one valid signatures, which is unnecessary and introduces extra accesses to device global memory when writing back signatures. However, the affect is negligible, as is observed in tests.

<table>
<thead>
<tr>
<th>Item</th>
<th>Spec</th>
<th>Item</th>
<th>Spec</th>
</tr>
</thead>
<tbody>
<tr>
<td>CUDA Cores</td>
<td>3,072</td>
<td>Multiprocessors (MPs)</td>
<td>24</td>
</tr>
<tr>
<td>Device Memory</td>
<td>12 GB</td>
<td>CUDA Cores Per MP</td>
<td>128</td>
</tr>
<tr>
<td>GPU Clock</td>
<td>1.2 GHz</td>
<td>Blocks Per MP</td>
<td>( \leq 16 )</td>
</tr>
<tr>
<td>Memory Clock</td>
<td>3.5 GHz</td>
<td>Warps Per MP</td>
<td>( \leq 64 )</td>
</tr>
<tr>
<td>Warp Size</td>
<td>32</td>
<td>Threads Per MP</td>
<td>( \leq 2,048 )</td>
</tr>
<tr>
<td>Threads Per Block</td>
<td>( \leq 1,024 )</td>
<td>Registers Per MP</td>
<td>65,536</td>
</tr>
<tr>
<td>Wraps Per Block</td>
<td>( \leq 32 )</td>
<td>Shared Memory Per MP</td>
<td>( \leq 96 ) KB</td>
</tr>
<tr>
<td>Registers Per Thread</td>
<td>( \leq 63 )</td>
<td>Computing Capability</td>
<td>5.2</td>
</tr>
</tbody>
</table>

For other parameters with high rejection rates, we set a larger grid size, usually \( \beta = 48 \). The NVIDIA Visual Profiler shows that setting \( \beta = 48 \) achieves a full utilization of MPs (all MPs running similar amounts of computation task), based on the amount of registers, the size of shared memory and the block dimension. In average, a valid signature is generated every two kernels, which makes \( \beta = 48 \) an optimal choice.

The grid size choice is highly determined by the GPU architectures, of which the number of MPs and profiler results can be different.

4.2 Performance

The benchmarking results of our implementation are shown in the column “This Work” of Table 4. These results are obtained by running the implementations on a machine with an NVIDIA GTX Titan X graphics card (see 3) and a 3.5GHz Intel Core i7-3770K processor in single-thread mode. We reproduce the results of the C implementation by Hoffstein et al. [6] on the same machine. The results are shown in the column “[6]” and the speedup of CUDA implementation over C implementation is provided in the last column. For compilation we used gcc v4.8.4 for the C implementation and the NVIDIA CUDA Compiler v7.5.17 for the CUDA implementation.

The results shown are given by an average of 10,000 signature generations with different keys and messages. To ease the comparison, we reuse the same routines for Salsa20 and message hash function in signing algorithm, and also reuse the same implementation in Hoffstein et al.’s software for everything other than signing.
Table 4. Benchmarking results (in terms of $\mu$s) of our CUDA C implementation of a valid signature generation, with an NVIDIA GTX Titan X graphics card and a 3.5GHz Intel Core i7-3770K CPU in single-thread mode, are provided in the column “This Work”. Results are compared with Hoffstein et al.’s C implementation with the same CPU. The speedup achieved is given in the last column.

<table>
<thead>
<tr>
<th>No.</th>
<th>N</th>
<th>p</th>
<th>q</th>
<th>B_s</th>
<th>B_t</th>
<th>d_1, d_2, d_3</th>
<th>Prob[valid]</th>
<th>Security (bits)</th>
<th>Signature Size (bytes)</th>
<th>Signing Time ($\mu$s)</th>
<th>Grid Size</th>
<th>Speedup</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>401</td>
<td>3</td>
<td>2^{15}</td>
<td>240</td>
<td>80</td>
<td>8, 8, 6</td>
<td>37.57%</td>
<td>65</td>
<td>1,706</td>
<td>475</td>
<td>238</td>
<td>24</td>
</tr>
<tr>
<td>2</td>
<td>439</td>
<td>3</td>
<td>2^{19}</td>
<td>264</td>
<td>88</td>
<td>9, 8, 5</td>
<td>55.46%</td>
<td>70</td>
<td>1,976</td>
<td>367</td>
<td>250</td>
<td>24</td>
</tr>
<tr>
<td>3</td>
<td>593</td>
<td>3</td>
<td>2^{19}</td>
<td>300</td>
<td>100</td>
<td>10, 10, 8</td>
<td>40.46%</td>
<td>110</td>
<td>2,670</td>
<td>870</td>
<td>311</td>
<td>24</td>
</tr>
<tr>
<td>4</td>
<td>743</td>
<td>3</td>
<td>2^{20}</td>
<td>336</td>
<td>112</td>
<td>11, 11, 15</td>
<td>53.00%</td>
<td>146</td>
<td>3,530</td>
<td>852</td>
<td>379</td>
<td>24</td>
</tr>
<tr>
<td>5</td>
<td>401</td>
<td>3</td>
<td>2^{15}</td>
<td>138</td>
<td>46</td>
<td>8, 8, 6</td>
<td>1.11%</td>
<td>82</td>
<td>1,404</td>
<td>25,147</td>
<td>533</td>
<td>48</td>
</tr>
<tr>
<td>6</td>
<td>443</td>
<td>3</td>
<td>2^{16}</td>
<td>138</td>
<td>46</td>
<td>9, 8, 5</td>
<td>8.31%</td>
<td>88</td>
<td>1,662</td>
<td>4,975</td>
<td>272</td>
<td>24</td>
</tr>
<tr>
<td>7</td>
<td>563</td>
<td>3</td>
<td>2^{16}</td>
<td>174</td>
<td>58</td>
<td>10, 9, 8</td>
<td>1.86%</td>
<td>126</td>
<td>2,112</td>
<td>20,097</td>
<td>639</td>
<td>48</td>
</tr>
<tr>
<td>8</td>
<td>743</td>
<td>3</td>
<td>2^{17}</td>
<td>186</td>
<td>62</td>
<td>11, 11, 6</td>
<td>6.01%</td>
<td>179</td>
<td>2,972</td>
<td>13,894</td>
<td>447</td>
<td>24</td>
</tr>
<tr>
<td>9</td>
<td>907</td>
<td>3</td>
<td>2^{17}</td>
<td>225</td>
<td>75</td>
<td>13, 12, 7</td>
<td>1.57%</td>
<td>269</td>
<td>3,628</td>
<td>72,719</td>
<td>1,617</td>
<td>48</td>
</tr>
</tbody>
</table>

The results in Table 4 only show a slight speedup (1.47-2.80 times) with parameters No.1-4. One reason is that [6] makes use of product-form polynomial as well and performs other polynomial multiplications with the Karatsuba multiplication. That is to say, Hoffstein et al.’s software is highly optimized in terms of efficiency, with lower complexity than the CUDA implementation. Another reason is that the Prob[valid] is fairly high. The CUDA implementation actually by probability generates 9-13 valid signatures of which only one is retrieved and counted.

Results with parameters No.5-9 show an improvement of performance of up to 47 times. Therefore, the NTRU-MLS scheme can adopt new parameters with improved security and reduced signature size, and yet keeps similar latencies. A more compact signature size, although the benefit of which is not observable in our experiments, should save noticeable network delay.

Acknowledgment

Sunar and Dai’s work was in part provided by the US National Science Foundation CNS Award #1319130. The CUDA GPU implementation in this work is published at https://github.com/vernamlab/NTRUMLS.

References